

# H.264 Baseline Profile Encoder (v1.10) on DM510

#### **FEATURES**

- eXpressDSP™ Digital Media (XDM 1.0 IVIDENC1) interface compliant
- Validated on DM510 EVM
- H.264 Baseline Profile up to level 3.0 compliant
- Resolutions upto PAL D1 (720 x 576) supported
- YUV420 input format for the frames supported
- Generates bit-stream compliant with H.264 standard
- Unrestricted Motion Vectors (UMV) supported
- Tl's proprietary motion estimation supported (2 types of search algorithms supported)
- Half Pel and Quarter Pel Interpolation for motion estimation supported
- All 16x16 and 4x4 Intra-Prediction Mode supported
- Progressive frame type picture encoding supported
- Multiple slice encoding supported (up to CIF size)
- CAVLC encoding supported
- 16x16, 8x16, 16x8 and 8x8 MB partition supported up to CIF resolution
- Adaptive Intra Refresh (AIR) supported up to CIF resolution

- Frame based encoding with frame size being multiples of 2 supported
- Rate Control (CBR and VBR) supported
- Insertion of Buffering Period and Picture Timing Supplemental Enhancement Information (SEI) and Video Usability Information (VUI) supported
- MONA interface supported

#### DESCRIPTION

H.264 (from ITU-T, also called as H.264/AVC) is a popular video coding algorithm enabling high quality multimedia services on a limited bandwidth network. H.264 standard defines several profiles and levels, which specify restrictions on the bit-stream and hence limits the capabilities needed to decode the bit-streams. This project is developed using Code Composer Studio version 3.3.38.2 and using the code generation tools version 4.1.3.

A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

eXpressDSP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



# **Performance Summary**

This section describes the performance of standalone H.264 Encoder validated on DM510 EVM.

#### **Table 1. Configuration Table**

| CONFIGURATION                           | ID           |
|-----------------------------------------|--------------|
| H.264 Baseline profile levels up to 3.0 | H264_ENC_001 |

Table 2. Cycles Information – Profiled on DM510 EVM with Code Generation Tools Version 4.1.3

|                  | PERFORMANCE STATISTICS                  |            |               |               |                     |               |               |                     |
|------------------|-----------------------------------------|------------|---------------|---------------|---------------------|---------------|---------------|---------------------|
|                  |                                         |            | AVERAGE       |               |                     | PEAK          |               |                     |
| CONFIGURATION ID | TEST DESCRIPTION                        | ME<br>TYPE | ARM926<br>MHz | ARM968<br>MHz | FPS<br>(180<br>MHz) | ARM926<br>MHz | ARM968<br>MHz | FPS<br>(180<br>MHz) |
|                  | football_qcif.yuv(QCIF@30fps,           | 0          | 3.52          | 20.46         | 225.20              | 3.52          | 20.46         | 225.20              |
|                  | 128kbps)                                | 1          | 3.52          | 19.01         | 239.71              | 3.52          | 19.01         | 239.71              |
|                  | ice_cif.yuv (CIF@30fps, 384 kbps)       | 0          | 5.47          | 51.19         | 95.30               | 5.47          | 51.19         | 95.30               |
|                  |                                         | 1          | 5.47          | 50.90         | 95.79               | 5.47          | 50.90         | 95.79               |
|                  | foreman_qvga.yuv (QVGA@30fps, 512 kbps) | 0          | 4.88          | 40.65         | 118.58              | 4.88          | 40.65         | 118.58              |
|                  |                                         | 1          | 4.88          | 40.28         | 119.56              | 4.88          | 40.28         | 119.56              |
| H264_ENC_001     | coastguard_vga.yuv(VGA@30fps,           | 0          | 8.23          | 123.76        | 40.91               | 8.23          | 123.76        | 40.91               |
|                  | 2mbps)                                  | 1          | 8.23          | 125.84        | 40.27               | 8.23          | 125.84        | 40.27               |
|                  | harrypotter_p720x480.yuv(NTSC-          | 0          | 8.36          | 142.17        | 35.87               | 8.36          | 142.17        | 35.87               |
| D1@30fps, 4mbps) |                                         | 1          | 8.36          | 143.65        | 35.52               | 8.36          | 143.65        | 35.52               |
|                  | ti_commercial_720x576_2633frame         | 0          | 7.90          | 141.21        | 30.17               | 7.90          | 141.21        | 30.17               |
|                  | 1                                       | 7.90       | 141.46        | 30.12         | 7.90                | 141.46        | 30.12         |                     |

#### Note:

- These figures depict the load on ARM926 and ARM968 separately. For calculating FPS, both the loads have been added as these operations happen sequentially. These are the actual cycles as seen from the host on DM510 EVM board and will be close to cycles seen on the final system (for average case).
- 2. These figures are with cache enabled on ARM926 side.
- 3. They are measured in standalone mode without actual framework.
- 4. All numbers are collected (both average and peak) at frame-level processing for first ten frames.
- 5. The peak and average figures are similar as there is little variation between frame encoding.
- 6. FPS mentioned is for ARM926 running at 180 MHz
- 7. ME Type = 0 indicates Standard Motion Estimation and ME Type = 1 indicates Low-Power Motion Estimation. Both algorithms are TI proprietary algorithms.
- 8. The version of the code used to collect these numbers have the following features included:
  - a. Interrupt mode of operation one interrupt signal processing overhead per frame.
  - b. Approximate interrupt latency 2.7usec
  - c. WFI and Power-optimization that is, controlled clock-gating is enabled.
  - d. Resetting of vIMCOP and loading of code into ARM968 DTCM once per stream.



|                  |                  |         | MEMORY STATISTICS (IN BYTES)(1)(2) |            |         |       |         |
|------------------|------------------|---------|------------------------------------|------------|---------|-------|---------|
| CONFIGURATION ID |                  | PROGRAM | PROGRAM DATA MEMORY                |            |         |       |         |
| CONFIG           | CONFIGURATION ID |         | CONSTANT                           | HEAP       |         | STACK | TOTAL   |
|                  |                  | (BYTES) |                                    | PERSISTENT | SCRATCH |       |         |
| H264_ENC_001     | WVGA             | 35756   | 58888                              | 1487452    | 42824   | 512   | 1625432 |
|                  | PAL - D1         | 35756   | 58888                              | 1483420    | 38856   | 512   | 1617432 |
|                  | NTSC - D1        | 35756   | 58888                              | 1257628    | 38856   | 512   | 1391640 |
|                  | VGA              | 35756   | 58888                              | 1129948    | 35912   | 512   | 1261016 |
|                  | CIF              | 35756   | 58888                              | 430684     | 26952   | 512   | 552792  |
|                  | QCIF             | 35756   | 58888                              | 147484     | 22088   | 512   | 264728  |

<sup>(1)</sup> All these memory requirements are for ARM926 encoder library (including DMA library). They do not include any memory requirements from test application side. Stack, heap, and code requirements for test-application are extra. Constant memory size requirements include code memory of ARM968 since it forms a constant table on ARM926 before transfer.

# Table 4. Internal Data Memory Split-Up

|                  | DATA MEMORY - INTERNAL |          |          |  |
|------------------|------------------------|----------|----------|--|
| CONFIGURATION ID | SHAR                   | INSTANCE |          |  |
|                  | CONSTANTS              | SCRATCH  | INSTANCE |  |
| H264_ENC_001     | NA                     | NA       | NA       |  |

Table 5. Co-Processor(s) Memory Statistics (vIMCOP, ARM968 ITCM and DTCM)

|                  |                                           | MEN                          | IORY STATISTICS (IN BY | TES)  |       |
|------------------|-------------------------------------------|------------------------------|------------------------|-------|-------|
| CONFICURATION ID | PROGRAM<br>MEMORY<br>(AVAILABLE:48K<br>B) | DATA MEMORY (AVAILABLE:32KB) |                        |       |       |
| CONFIGURATION ID |                                           | CONSTANT                     | PERSISTENT             | STACK | TOTAL |
| H264_ENC_001     | 41448                                     | 5904                         | 17408                  | 6960  | 30272 |

#### Note:

Persistent memory on DTCM of ARM968 constitutes interrupt vectors, decoder state handle structure, DMA state handle structure and other elements required for frame-level processing.

#### Table 6. PSNR and Bit-Rate Details

|                          |          | BIT-                     | RATE / AVERAGE LU | MA PSNR                  |          |                          |  |
|--------------------------|----------|--------------------------|-------------------|--------------------------|----------|--------------------------|--|
| Test Sequence            | Low rate |                          | Mid               | Mid rate                 |          | High rate                |  |
|                          | PSNR (1) | <b>BD</b> <sup>(2)</sup> | PSNR (1)          | <b>BD</b> <sup>(2)</sup> | PSNR (1) | <b>BD</b> <sup>(2)</sup> |  |
| Foreman CIF              | 384 kbps |                          | 768 I             | kbps                     | 1 Mbps   |                          |  |
| (352x288), 30fps,<br>CBR | 34.34    | 0.26                     | 37.22             | 0.30                     | 38.32    | 0.42                     |  |
| Parkrun D1               | 2 Mbps   |                          | 4 Mbps            |                          | 6 Mbps   |                          |  |
| (720x480), 30fps,<br>CBR | 27.96    | 0.50                     | 30.66             | 0.24                     | 32.38    | 0.12                     |  |
| Football CIF             | 384 kbps |                          | 768 I             | kbps                     | 1 Mb     | ps                       |  |
| (352x288), 30fps,<br>VBR | 28.61    | 0.57                     | 31.90             | 0.53                     | 33.30    | 0.42                     |  |

<sup>(1)</sup> PSNR in decibels. In case of frame drop, PSNR is measured by repeating previous frame.

<sup>(2)</sup> The constant size is the sum of .cinit, .bss, and .const sections used by H.264 encoder library.

Percentage deviations in bit-rate.



# Table 7. PSNR Comparison with Reference Encoder

|                          | BIT-RATE / AVERAGE LUMA PSNR |                   |                   |  |
|--------------------------|------------------------------|-------------------|-------------------|--|
| Tool Common              | Low rate                     | Mid rate          | High rate         |  |
| Test Sequence            | PD <sup>(1)</sup>            | PD <sup>(1)</sup> | PD <sup>(1)</sup> |  |
| Foreman CIF              | 384 kbps                     | 768 kbps          | 1 Mbps            |  |
| (352x288), 30fps,<br>CBR | 0.16                         | 0.20              | 0.19              |  |
| Parkrun D1               | 2 Mbps                       | 4 Mbps            | 6 Mbps            |  |
| (720x480), 30fps,<br>CBR | 0.43                         | 0.13              | 0.00              |  |
| Football CIF             | 384 kbps                     | 768 kbps          | 1 Mbps            |  |
| (352x288), 30fps,<br>VBR | NA <sup>(2)</sup>            | NA <sup>(2)</sup> | NA <sup>(2)</sup> |  |

<sup>(1)</sup> (2) PSNR differences of TI encoder and JM encoder (PSNR of JM encoder – PSNR of TI Encoder).

JM reference version does not support VBR coding.



# References

- ISO/IEC 14496-10:2005 (E) Rec. Information technology Coding of audio-visual objects H.264 (E) ITU-T Recommendation.
- H.264 Baseline Profile Encoder on DM510 User's Guide (literature number: SPRUFC1A).

# **Glossary**

| Term      | Description                                                                                           |
|-----------|-------------------------------------------------------------------------------------------------------|
| Constants | Elements that go into .const memory section                                                           |
| Scratch   | Memory space that can be reused across different instances of the algorithm                           |
| Shared    | Sum of Constants and Scratch                                                                          |
| Instance  | Persistent-memory that contains persistent information - allocated for each instance of the algorithm |

# **Acronyms**

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| ASO     | Arbitrary Slice Order                               |
| CIF     | Common Intermediate Format                          |
| D1      | Video Resolution for PAL(720x576) and NTSC(720x480) |
| DMA     | Direct Memory Access                                |
| DPB     | Decoded Picture Buffer                              |
| EVM     | Evaluation Module                                   |
| FMO     | Flexible Macro-block Ordering                       |
| MHz     | Mega Hertz                                          |
| MONA    | Media Oriented Negotiation Acceleration             |
| NTSC    | National Television System Committee                |
| PAL     | Phase Alternating Line                              |
| PSNR    | Peak Signal to Noise Ratio                          |
| QCIF    | Quarter Common Intermediate Format                  |
| QVGA    | Quarter Video Graphics Array                        |
| RS      | Redundant Slice                                     |
| SEI     | Supplementary Enhancement Information               |
| SQCIF   | Sub Quarter Common Intermediate Format              |
| UMV     | Unrestricted Motion Vectors                         |
| vIMCOP  | Video and Imaging Co-processor                      |
| VUI     | Visual Usability Information                        |
| XDM     | eXpressDSP Digital Media                            |



# **Revision History**

This datasheet revision history highlights the changes made to the SPRS467 codec specific data manual to make it SPRS467A.

Table 8. Revision History of H264 Baseline Profile Encoder on DM510

| SECTION   | ADDITIONS/MODIFICATIONS/DELETIONS                                 |
|-----------|-------------------------------------------------------------------|
| Section 1 | Features:  Updated Features list                                  |
| Table 2   | Cycles Information:  Updated average and peak values              |
| Table 3   | Memory Statistics:  Updated Program Memory and Data Memory values |
| Table 5   | Co-processor(s) Memory Statistics:  Updated values                |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com microcontroller.ti.com Microcontrollers www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| A II 1I            |                           |
|--------------------|---------------------------|
| Applications       |                           |
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright 2008, Texas Instruments Incorporated