# TMS320C6000 DSP Interrupt Selector Reference Guide

Literature Number: SPRU646A January 2004



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated

## Preface

## **Read This First**

### About This Manual

This document describes the interrupt selector, interrupt selector registers, and the available interrupts in the digital signal processors (DSPs) of the TMS320C6000<sup>™</sup> DSP family.

### Notational Conventions

This document uses the following conventions.

- □ Hexadecimal numbers are shown with the suffix h. For example, the following number is 40 hexadecimal (decimal 64): 40h.
- Registers in this document are shown in figures and described in tables.
  - Each register figure shows a rectangle divided into fields that represent the fields of the register. Each field is labeled with its bit name, its beginning and ending bit numbers above, and its read/write properties below. A legend explains the notation used for the properties.
  - Reserved bits in a register figure designate a bit that is used for future device expansion.

### Related Documentation From Texas Instruments

The following documents describe the C6000<sup>TM</sup> devices and related support tools. Copies of these documents are available on the Internet at www.ti.com. *Tip:* Enter the literature number in the search box provided at www.ti.com.

- **TMS320C6000 CPU and Instruction Set Reference Guide** (literature number SPRU189) describes the TMS320C6000<sup>™</sup> CPU architecture, instruction set, pipeline, and interrupts for these digital signal processors.
- TMS320C6000 Peripherals Reference Guide (literature number SPRU190) describes the peripherals available on the TMS320C6000<sup>™</sup> DSPs.
- **TMS320C6000 Technical Brief** (literature number SPRU197) gives an introduction to the TMS320C62x<sup>™</sup> and TMS320C67x<sup>™</sup> DSPs, development tools, and third-party support.

- *TMS320C64x Technical Overview* (SPRU395) gives an introduction to the TMS320C64x<sup>™</sup> DSP and discusses the application areas that are enhanced by the TMS320C64x VelociTI<sup>™</sup>.
- **TMS320C6000 Programmer's Guide** (literature number SPRU198) describes ways to optimize C and assembly code for the TMS320C6000<sup>™</sup> DSPs and includes application program examples.
- **TMS320C6000 Code Composer Studio Tutorial** (literature number SPRU301) introduces the Code Composer Studio<sup>™</sup> integrated development environment and software tools.
- **Code Composer Studio Application Programming Interface Reference Guide** (literature number SPRU321) describes the Code Composer Studio<sup>™</sup> application programming interface (API), which allows you to program custom plug-ins for Code Composer.
- **TMS320C6x Peripheral Support Library Programmer's Reference** (literature number SPRU273) describes the contents of the TMS320C6000<sup>™</sup> peripheral support library of functions and macros. It lists functions and macros both by header file and alphabetically, provides a complete description of each, and gives code examples to show how they are used.
- *TMS320C6000 Chip Support Library API Reference Guide* (literature number SPRU401) describes a set of application programming interfaces (APIs) used to configure and control the on-chip peripherals.

## Trademarks

Code Composer Studio, C6000, C62x, C64x, C67x, TMS320C6000, TMS320C62x, TMS320C64x, TMS320C67x, and VelociTI are trademarks of Texas Instruments.

# **Contents**

| 1   | Overview                           | 7        |
|-----|------------------------------------|----------|
| 2   | Available Interrupt Sources        | 7        |
| 3   | External Interrupt Signal Timing   | 9        |
| 4   | Configuring the Interrupt Selector | 9        |
|     | Registers                          | 10<br>10 |
| Rev | sion History                       | 15       |

# Figures

| 1 | Interrupt Multiplexer High Register (MUXH)    | 11 |
|---|-----------------------------------------------|----|
| 2 | Interrupt Multiplexer Low Register (MUXL)     | 12 |
| 3 | External Interrupt Polarity Register (EXTPOL) | 14 |

# **Tables**

6

| 1 | Differences in C6000 DSP Interrupt Selectors                     | 7  |
|---|------------------------------------------------------------------|----|
| 2 | TMS320C620x/C670x DSP Available Interrupts                       | 8  |
| 3 | Interrupt Selector Registers                                     | 10 |
| 4 | Interrupt Multiplexer High Register (MUXH) Field Descriptions    | 11 |
| 5 | Interrupt Multiplexer Low Register (MUXL) Field Descriptions     | 12 |
| 6 | TMS320C620x/C670x DSP Default Interrupt Mapping                  | 13 |
| 7 | External Interrupt Polarity Register (EXTPOL) Field Descriptions | 14 |
| 8 | Document Revision History                                        | 15 |

# **Interrupt Selector and Exernal Interrupts**

This document describes the interrupt selector, interrupt selector registers, and the available interrupts in the digital signal processors (DSPs) of the TMS320C6000<sup>™</sup> DSP family.

## 1 Overview

The C6000<sup>™</sup> DSP peripheral set has up to 32 interrupt sources. The CPU however has 12 interrupts available for use. The interrupt selector allows you to choose and prioritize which 12 of the 32 your system needs to use. The interrupt selector also allows you to effectively change the polarity of external interrupt inputs.

Table 1 summarizes the differences between the interrupt selectors of the C6000 devices.

### Table 1. Differences in C6000 DSP Interrupt Selectors

| Features               | Supported on Device                                                                   |
|------------------------|---------------------------------------------------------------------------------------|
| Available Interrupts   | C6000 devices have different available interrupts according to their peripheral sets. |
| IACK and INUM pins     | C620x/C670x DSP only                                                                  |
| EXT_INT4-EXT_INT7 pins | All C6000 devices. On C64x DSP, these pins are MUXed with the GPIO peripheral pins.   |

## 2 Available Interrupt Sources

Table 2 lists the available interrupts on the C620x/C670x DSP. See the devicespecific datasheet for a list of the available interrupts on the C621x/C671x DSP and C64x<sup>TM</sup> DSP. For more information on interrupts, including the interrupt vector table, see the *TMS320C6000 CPU and Instruction Set Reference Guide* (SPRU189).

| Interrupt<br>Selection Number | Interrupt<br>Acronym    | Interrupt Description          |
|-------------------------------|-------------------------|--------------------------------|
| 00000b                        | DSPINT                  | Host port to DSP interrupt     |
| 00001b                        | TINTO                   | Timer 0 interrupt              |
| 00010b                        | TINT1                   | Timer 1 interrupt              |
| 00011b                        | SD_INT                  | EMIF SDRAM timer interrupt     |
| 00100b                        | EXT_INT4                | External interrupt pin 4       |
| 00101b                        | EXT_INT5                | External interrupt pin 5       |
| 00110b                        | EXT_INT6                | External interrupt pin 6       |
| 00111b                        | EXT_INT7                | External interrupt pin 7       |
| 01000b                        | DMA_INT0                | DMA channel 0 interrupt        |
| 01001b                        | DMA_INT1                | DMA channel 1 interrupt        |
| 01010b                        | DMA_INT2                | DMA channel 2 interrupt        |
| 01011b                        | DMA_INT3                | DMA channel 3 interrupt        |
| 01100b                        | XINTO                   | McBSP 0 transmit interrupt     |
| 01101b                        | RINT0                   | McBSP 0 receive interrupt      |
| 01110b                        | XINT1                   | McBSP 1 transmit interrupt     |
| 01111b                        | RINT1                   | McBSP 1 receive interrupt      |
| 10000b                        | _                       | Reserved                       |
| 10001b                        | XINT2 <sup>†</sup>      | McBSP 2 transmit interrupt     |
|                               | PCI_WAKEUP <sup>‡</sup> | PCI wake up interrupt          |
| 10010b                        | RINT2 <sup>†</sup>      | McBSP 2 receive interrupt      |
|                               | ADMA_HLT‡               | Auxiliary DMA halted interrupt |
| 10011–11111b                  | -                       | Reserved                       |

#### Table 2. TMS320C620x/C670x DSP Available Interrupts

 $^{\dagger}$  Only available on the C6202(B) DSP and C6203(B) DSP  $^{\ddagger}$  Only available on the C6205 DSP

## 3 External Interrupt Signal Timing

EXT\_INT4-EXT\_INT7 and NMI are dedicated external interrupt sources (EXT\_INT4-EXT\_INT7 pins are MUXed with the GPIO peripheral pins on the C64x DSP). In addition, the receive frame synchronization (FSR) and transmit frame synchronization (FSX) signals of the multichannel buffered serial port (McBSP) can be programmed to directly drive the RINT and XINT signals. Because these signals are asynchronous, they are synchronized before being sent to either the DMA/EDMA or CPU. Refer to the *TMS320C6000 CPU and Instruction Set Reference Guide* (SPRU189) and your device-specific datasheet for details on external interrupt signals timing.

For the C620x/C670x DSP, the NMI can interrupt a maskable interrupt fetch packet (ISFP) just before the interrupt reaches E1. In this case, an IACK and INUM for the NMI is not seen because the IACK and INUM corresponding to the maskable interrupt is on the pins.

### Note:

The IACK and INUM pins do not exist on the C621x/C671x DSP and C64x DSP. These pins only exist on the C620x/C670x DSP.

## 4 Configuring the Interrupt Selector

The interrupt selector registers are meant to be configured once after reset during initialization and before enabling interrupts.

### Note:

After the registers have been set, the interrupt flag register should be cleared to remove any spurious transitions caused by the configuration.

You may reconfigure the interrupt selector during other times, but spurious interrupt conditions may be detected by the CPU on the interrupts affected by the modified fields. For example, if EXT\_INT4 is low, EXT\_INT5 is high, and INT9 is remapped from EXT\_INT4 to EXT\_INT5, the low-to-high transition on INT9 is recognized as an interrupt and sets IF9.

#### 5 Registers

Table 3 shows the interrupt selector registers. The interrupt multiplexer registers determine the mapping between the interrupt sources described in section 2 and the CPU interrupts 4 through 15 (INT4-INT15). The external interrupt polarity register sets the polarity of external interrupts. See the device-specific datasheet for the memory address of these registers.

| Acronym | Register Name                        | Section |
|---------|--------------------------------------|---------|
| MUXH    | Interrupt multiplexer high register  | 5.1     |
| MUXL    | Interrupt multiplexer low register   | 5.2     |
| EXTPOL  | External interrupt polarity register | 5.3     |

Table 3. Interrupt Selector Registers

#### 5.1 Interrupt Multiplexer High Register (MUXH)

The interrupt multiplexer high register (MUXH) maps the interrupt sources to particular interrupts. The MUXH is shown in Figure 1 and described in Table 4. The INTSEL10-INTSEL15 fields correspond to the CPU interrupts INT10–INT15. By setting the INTSEL bits to the value of the desired interrupt selection number, you can map any interrupt source to any CPU interrupt. The default values of the INTSEL bits are shown in Figure 1. The default mapping of interrupt sources to CPU interrupts for the C620x/C670x devices are shown in Table 6 (page 13). For the default mapping of interrupt sources to CPU interrupts for the C621x/C671x and C64x devices, see the device-specific datasheet.

#### 5.2 Interrupt Multiplexer Low Register (MUXL)

The interrupt multiplexer low register (MUXL) maps the interrupt sources to particular interrupts. The MUXL is shown in Figure 2 and described in Table 5. The INTSEL4–INTSEL9 fields correspond to the CPU interrupts INT4–INT9. By setting the INTSEL bits to the value of the desired interrupt selection number, you can map any interrupt source to any CPU interrupt. The default values of the INTSEL bits are shown in Figure 2. The default mapping of interrupt sources to CPU interrupts for the C620x/C670x devices are shown in Table 6 (page 13). For the default mapping of interrupt sources to CPU interrupts for the C621x/C671x and C64x devices, see the device-specific datasheet.

Interrupt Selector and Exernal Interrupts

| 31       | 30 |            | 26 | 25 |            | 21 | 20 |            | 16 |
|----------|----|------------|----|----|------------|----|----|------------|----|
| Reserved |    | INTSEL15   |    |    | INTSEL14   |    |    | INTSEL13   |    |
| R-0      |    | R/W-0 0010 |    |    | R/W-0 0001 |    |    | R/W-0 0000 |    |
|          |    |            |    |    |            |    |    |            |    |
| 15       | 14 |            | 10 | 9  |            | 5  | 4  |            | 0  |
| Reserved |    | INTSEL12   |    |    | INTSEL11   |    |    | INTSEL10   |    |
| R-0      |    | R/W-0 1011 |    |    | R/W-0 1010 |    |    | R/W-0 0011 |    |

## Figure 1. Interrupt Multiplexer High Register (MUXH)

**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

| Table 4. | Interrupt Multiplexer High Register (MUXH) Field Descriptions |
|----------|---------------------------------------------------------------|
|----------|---------------------------------------------------------------|

| Bit   | field <sup>†</sup> | symval†            | Value | Description                                                                                           |
|-------|--------------------|--------------------|-------|-------------------------------------------------------------------------------------------------------|
| 31    | Reserved           | -                  | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. |
| 30–26 | INTSEL15           | OF( <i>value</i> ) | 0–1Fh | Interrupt selector 15 bits. This value maps interrupt 15 to any CPU interrupt.                        |
| 25–21 | INTSEL14           | OF( <i>value</i> ) | 0–1Fh | Interrupt selector 14 bits. This value maps interrupt 14 to any CPU interrupt.                        |
| 20–16 | INTSEL13           | OF( <i>value</i> ) | 0–1Fh | Interrupt selector 13 bits. This value maps interrupt 13 to any CPU interrupt.                        |
| 15    | Reserved           | -                  | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. |
| 14–10 | INTSEL12           | OF( <i>value</i> ) | 0–1Fh | Interrupt selector 12 bits. This value maps interrupt 12 to any CPU interrupt.                        |
| 9–5   | INTSEL11           | OF( <i>value</i> ) | 0–1Fh | Interrupt selector 11 bits. This value maps interrupt 11 to any CPU interrupt.                        |
| 4–0   | INTSEL10           | OF( <i>value</i> ) | 0–1Fh | Interrupt selector 10 bits. This value maps interrupt 10 to any CPU interrupt.                        |
|       |                    |                    |       |                                                                                                       |

 $^{\dagger}$  For CSL implementation, use the notation IRQ\_MUXH\_INTSELn\_symval

## Registers

| 31       | 30 |            | 26 | 25 |            | 21 | 20 |            | 16 |
|----------|----|------------|----|----|------------|----|----|------------|----|
| Reserved |    | INTSEL9    |    |    | INTSEL8    |    |    | INTSEL7    |    |
| R-0      |    | R/W-0 1001 |    |    | R/W-0 1000 |    |    | R/W-0 0111 |    |
| 15       | 14 |            | 10 | 9  |            | 5  | 4  |            | 0  |
| Reserved |    | INTSEL6    |    |    | INTSEL5    |    |    | INTSEL4    |    |
| R-0      |    | R/W-0 0110 |    |    | R/W-0 0101 |    |    | R/W-0 0100 |    |

## Figure 2. Interrupt Multiplexer Low Register (MUXL)

Legend: R = Read only; R/W = Read/Write; -n = value after reset

| Table 5. | Interrupt Multiplexer Lo | w Reaister (MUXL | ) Field Descriptions |
|----------|--------------------------|------------------|----------------------|
|          |                          |                  |                      |

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value | Description                                                                                           |
|-------|--------------------|---------------------|-------|-------------------------------------------------------------------------------------------------------|
| 31    | Reserved           | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. |
| 30–26 | INTSEL9            | OF( <i>value</i> )  | 0–1Fh | Interrupt selector 9 bits. This value maps interrupt 9 to any CPU interrupt.                          |
| 25–21 | INTSEL8            | OF( <i>value</i> )  | 0–1Fh | Interrupt selector 8 bits. This value maps interrupt 8 to any CPU interrupt.                          |
| 20–16 | INTSEL7            | OF( <i>value</i> )  | 0–1Fh | Interrupt selector 7 bits. This value maps interrupt 7 to any CPU interrupt.                          |
| 15    | Reserved           | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. |
| 14–10 | INTSEL6            | OF( <i>value</i> )  | 0–1Fh | Interrupt selector 6 bits. This value maps interrupt 6 to any CPU interrupt.                          |
| 9–5   | INTSEL5            | OF( <i>value</i> )  | 0–1Fh | Interrupt selector 5 bits. This value maps interrupt 5 to any CPU interrupt.                          |
| 4–0   | INTSEL4            | OF( <i>value</i> )  | 0–1Fh | Interrupt selector 4 bits. This value maps interrupt 4 to any CPU interrupt.                          |

 $^{\dagger}$  For CSL implementation, use the notation IRQ\_MUXL\_INTSEL <code>n\_symval</code>

| CPU<br>Interrupt | Related<br>INTSEL field | INTSEL<br>Reset Value | Interrupt<br>Acronym | Interrupt Description      |
|------------------|-------------------------|-----------------------|----------------------|----------------------------|
| INT4             | INTSEL4                 | 0 0100b               | EXT_INT4             | External interrupt pin 4   |
| INT5             | INTSEL5                 | 0 0101b               | EXT_INT5             | External interrupt pin 5   |
| INT6             | INTSEL6                 | 0 0110b               | EXT_INT6             | External interrupt pin 6   |
| INT7             | INTSEL7                 | 0 0111b               | EXT_INT7             | External interrupt pin 7   |
| INT8             | INTSEL8                 | 0 1000b               | DMA_INT0             | DMA Channel 0 Interrupt    |
| INT9             | INTSEL9                 | 0 1001b               | DMA_INT1             | DMA Channel 1 interrupt    |
| INT10            | INTSEL10                | 0 0011b               | SD_INT               | EMIF SDRAM timer interrupt |
| INT11            | INTSEL11                | 0 1010b               | DMA_INT2             | DMA Channel 2 interrupt    |
| INT12            | INTSEL12                | 0 1011b               | DMA_INT3             | DMA Channel 3 interrupt    |
| INT13            | INTSEL13                | 0 0000b               | DSPINT               | Host port to DSP interrupt |
| INT14            | INTSEL14                | 0 0001b               | TINT0                | Timer 0 interrupt          |
| INT15            | INTSEL15                | 0 0010b               | TINT1                | Timer 1 interrupt          |

Table 6. TMS320C620x/C670x DSP Default Interrupt Mapping

## 5.3 External Interrupt Polarity Register (EXTPOL)

The external interrupt polarity register (EXTPOL) allows you to change the polarity of the four external interrupts (EXT\_INT4-EXT\_INT7). The EXTPOL is shown in Figure 3 and described in Table 7. When the XIP bit is its default value of 0, a low-to-high transition on an interrupt source is recognized as an interrupt. By setting the corresponding XIP bit to 1, you can invert the external interrupt source and effectively have the CPU detect high-to-low transitions of the external interrupt. Changing an XIP bit value creates transitions on the related CPU interrupt (INT4-INT7) that the external interrupt (EXT\_INT) is selected to drive. For example, if XIP4 is changed from 0 to 1 and EXT\_INT4 is low or if XIP4 is changed from 1 to 0 and EXT\_INT4 is high, the CPU interrupt that is mapped to EXT\_INT4 becomes set. EXTPOL only affects interrupts to the CPU and has no effect on DMA events.

| 31       |   |       |       |       | 8     |  |
|----------|---|-------|-------|-------|-------|--|
| Reserved |   |       |       |       |       |  |
| R-0      |   |       |       |       |       |  |
| 7        | 4 | 3     | 2     | 1     | 0     |  |
| Reserved |   | XIP7  | XIP6  | XIP5  | XIP4  |  |
| R-0      |   | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |

## Figure 3. External Interrupt Polarity Register (EXTPOL)

**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 7. External Interrupt Polarity Register (EXTPOL) Field Descriptions

| Bit  | Field    | symval <sup>†</sup> | Value | Description                                                                                                                                  |
|------|----------|---------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 31–4 | Reserved | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.                                        |
| 3–0  | XIP      | OF( <i>value</i> )  | 0–Fh  | External interrupt polarity bits. A 4-bit unsigned value used to change the polarity of the four external interrupts (EXT_INT4 to EXT_INT7). |
|      |          |                     | 0     | A low-to-high transition on an interrupt source is recognized as an interrupt.                                                               |
|      |          |                     | 1     | A high-to-low transition on an interrupt source is recognized as an interrupt.                                                               |

<sup>†</sup> For CSL implementation, use the notation IRQ\_EXTPOL\_XIP\_symval

Table 8 lists the changes made since the previous version of this document.

Table 8.Document Revision History

| Page | Additions/Modifications/Deletions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | Changed second sentence in Section 2: See the device-specific datasheet for a list of the avail-<br>able interrupts on the C621x/C671x DSP and C64x™ DSP.                                                                                                                                                                                                                                                                                                                                                        |
| 9    | Deleted Table 3, TMS320C621x/C671x DSP Available Interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10   | Deleted Table 4, TMS320C64x DSP Available Interrupts. Subsequent tables renumbered.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 10   | Changed last two sentences in Section 5.1: By setting the INTSEL bits to the value of the desired interrupt selection number, you can map any interrupt source to any CPU interrupt. The default values of the INTSEL bits are shown in Figure 1. The default mapping of interrupt sources to CPU interrupts for the C620x/C670x devices are shown in Table 6 (page 13). For the default mapping of interrupt sources to CPU interrupts for the C621x/C671x and C64x devices, see the device-specific datasheet. |
| 10   | Changed last two sentence in Section 5.2: By setting the INTSEL bits to the value of the desired interrupt selection number, you can map any interrupt source to any CPU interrupt. The default values of the INTSEL bits are shown in Figure 2. The default mapping of interrupt sources to CPU interrupts for the C620x/C670x devices are shown in Table 6 (page 13). For the default mapping of interrupt sources to CPU interrupts for the C621x/C671x and C64x devices, see the device-specific datasheet.  |
| 13   | Changed Table 6 to TMS320C620x/C670x DSP only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

This page is intentionally left blank.

Interrupt Selector and External Interrupts

# Index



available interrupts C620x DSP 8 C670x DSP 8



configuration of the interrupt selector 9



default interrupt mapping C620x DSP 13 C670x DSP 13



external interrupt polarity register (EXTPOL) 14 EXTPOL 14



| interrupt multiplexer high register (MUXH) 10 |    |  |  |  |  |  |
|-----------------------------------------------|----|--|--|--|--|--|
| interrupt multiplexer low register (MUXL) 10  |    |  |  |  |  |  |
| INTSEL4 bits                                  | 12 |  |  |  |  |  |
| INTSEL5 bits                                  | 12 |  |  |  |  |  |
| INTSEL6 bits                                  | 12 |  |  |  |  |  |
| INTSEL7 bits                                  | 12 |  |  |  |  |  |
| INTSEL8 bits                                  | 12 |  |  |  |  |  |
| INTSEL9 bits                                  | 12 |  |  |  |  |  |
| INTSEL10 bits                                 | 11 |  |  |  |  |  |
| INTSEL11 bits                                 | 11 |  |  |  |  |  |
| INTSEL12 bits                                 | 11 |  |  |  |  |  |
| INTSEL13 bits                                 | 11 |  |  |  |  |  |
| INTSEL14 bits                                 | 11 |  |  |  |  |  |

INTSEL15 bits 11



MUXH 10 MUXL 10



notational conventions 3



overview 7



registers 10 external interrupt polarity register (EXTPOL) 14 interrupt multiplexer high register (MUXH) 10

interrupt multiplexer low register (MUXL) 10 related documentation from Texas Instruments 3 revision history 15



signal timing interrupt 9 sources of interrupts 7



trademarks 4



XIP bits 14

SPRU646A

Interrupt Selector and External Interrupts