

# **TPS65921 USB Charger Detection**

#### ABSTRACT

The TPS65921 has a USB charger detection system. This document intends to clarify the use of this feature.

#### Contents

| 1 | Introduction                                        | 1 |
|---|-----------------------------------------------------|---|
| 2 | Requirement Before Starting a USB Charger Detection | 1 |
| 3 | Enabling USB Charger Detection FSM                  | 6 |
| 4 | Reading USB Charger Detection Result                | 7 |
| 5 | Stopping Charger Detection                          | 7 |

#### List of Tables

| 1 | USB_DTCT_CTRL   | 2 |
|---|-----------------|---|
| 2 | VUSB1V5_DEV_GRP | 3 |
| 3 | VUSB1V8_DEV_GRP | 3 |
| 4 | VUSB3V1_DEV_GRP | 4 |
|   | FUNC_CTRL       |   |
| 6 | PHY_PWR_CTRL    | 6 |
| 7 | ACCISR1         | 7 |
|   |                 |   |

#### 1 Introduction

The TPS65921 has a USB connection monitoring system that can determine if a USB100 or USB500 is connected.

- USB100: Refers to standard downstream port (SDP)
- USB500: Refers to charging downstream port (CDP) or dedicated charging port (DCP)

This document explains how use this capability.

## 2 Requirement Before Starting a USB Charger Detection

#### 2.1 TPS65921 State

The USB charger detection Finite State-Machine (FSM) works only when the TPS65921 is in ACTIVE or SLEEP state (SYSACTIV = high, corresponding to the NRESPWRON signal).

#### 2.2 VBUS Presence

For the USB charger detection to function, the USB\_P signal must be High (VBUS presence with 10ms debounce).

USB\_P status can be read in bit 4 of the USB\_DTCT\_CTRL register.

#### 2.2.1 USB\_DTCT\_CTRL Register



#### Requirement Before Starting a USB Charger Detection

www.ti.com

#### Table 1. USB\_DTCT\_CTRL

| I2C address      | 0x4A                    |                        |                   |
|------------------|-------------------------|------------------------|-------------------|
| Register address | 0x76                    | Instance               | ACCESSORY_VINTDIG |
| Description      | Battery charger control | ller (BCC) status bits |                   |
| Туре             | RW                      |                        |                   |

| 7        | 6       | 5       | 4         | 3      | 2      | 1                   | 0                  |
|----------|---------|---------|-----------|--------|--------|---------------------|--------------------|
| RESERVED | USB_500 | USB_100 | USB_P_STS | USB_DI | ET_STS | USB_SW_CHRG_CTRL_EN | USB_HW_CHRG_DET_EN |

| Bits | Field Name              | Description                                                                                                                                                                                                                                         | Туре         | Reset |
|------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|
| 7    | RESERVED                |                                                                                                                                                                                                                                                     | RORreturns0s | 0     |
| 6    | USB_500                 | Can be write-only when USB_SW_CHRG_CTRL_EN is set to<br>1. Set USB500_P signal. Status of FSM USB500_P when<br>USB_SW_CHRG_CTRL_EN is disabled and<br>USB_HW_CHRG_DET_EN set to 1.                                                                  | RW           | 0     |
| 5    | USB_100                 | Can be write-only when USB_SW_CHRG_CTRL_EN is set to<br>1. Set USB100_P signal. Status of FSM USB100_P when<br>USB_SW_CHRG_CTRL_EN is disabled and<br>USB_HW_CHRG_DET_EN set to 1.                                                                  | RW           | 0     |
| 4    | USB_P_STS               | Status of USBVBUS_PRES signal with 10 ms debounce time.<br>When set to 1, USB FSM is active according to enable bit<br>setting.                                                                                                                     | RO           | 0     |
| 3:2  | USB_DET_STS             | Status of USB charger presence and USB charger type.                                                                                                                                                                                                | RO           | 0x0   |
|      |                         | Read 0x0: 00 => No USB charger detected.                                                                                                                                                                                                            |              |       |
|      |                         | Read 0x1: 01 => 100-mA charger detected.                                                                                                                                                                                                            |              |       |
|      |                         | Read 0x2: 10 => 500-mA charger detected.                                                                                                                                                                                                            |              |       |
|      |                         | Read 0x3: 11 => Undefined.                                                                                                                                                                                                                          |              |       |
| 1    | USB_SW_CHRG_CT<br>RL_EN | Let the software control USB current sources and comparator<br>outputs directly through register. USB dedicated FSM for<br>detection is bypassed if this bit is set to 1.                                                                           | RW           | 0     |
| 0    | USB_HW_CHRG_DE<br>T_EN  | Software enable of USB hardware FSM for USB detection.<br>Enable automatic charger detection (used to enable CHGD<br>IBIAS block). Once enabled, the USB_CHG_TYPE interrupt is<br>generated once a USB 100-mA or USB 500-mA charger is<br>detected. | RW           | 0     |

#### 2.3 USB Transceiver Configuration

Software must configure the power resources and USB transceiver.

To access the USB registers, VUSB3P1, VUSB1P8, VUSP1P5 must be ON.

Dedicated DP/DM (15k) pulldowns have been added in the charger detection analog block. They are physically distinct from DP/DM (15k) pulldowns in the USB PHY block controlled by the OTG\_CTRL[1] DPPULLDOWN and OTG\_CTRL[2] DMPULLDOWN bits.

In ACTIVE and SLEEP states, the DPPULLDOWN and DMPULLDOWN bits in the OTG\_CTRL register are 1 by default.

#### www.ti.com

To avoid any detection error, software must ensure that the USB transceiver is not driving the DP and DM pins by setting the FUNC\_CTRL[4:3] OPMODE bit field to 0x1 (nondriving) before initiating charger detection.

Setting the USB transceiver in nondriving mode automatically disables the DPPULLDOWN and DMPULLDOWN bits. Also, the USB PHY can be powered down before starting USB charger detection (the USB PHY can be powered down by setting the PHY\_PWR\_CTRL[0] PHYPWD bit to 1). Powering down the USB PHY is not mandatory, however, because setting the FUNC\_CTRL[4:3] OPMODE bit field to 0x1 is already sufficient to avoid charger detection conflict.

## 2.3.1 VUSB1V5\_DEV\_GRP Register

| Table 2 | . VUSB1V5_ | _DEV_GRP |
|---------|------------|----------|
|---------|------------|----------|

| I2C address      | 0x4B                   |                                           |             |
|------------------|------------------------|-------------------------------------------|-------------|
| Register address | 0xCC                   | Instance                                  | PM_RECEIVER |
| Description      | Voltage regulator: VUS | B1V5 device group register (VRRTC domain) |             |
| Туре             | RW                     |                                           |             |

| 7 | 6       | 5 | 4        | 3 | 2  | 1   | 0 |
|---|---------|---|----------|---|----|-----|---|
|   | DEV_GRP |   | WARM_CFG |   | ST | ATE |   |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                    | Туре | Reset |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7:5  | DEV_GRP    | Device group<br>000: Belongs to no device group<br>001: Belongs to P1 device group<br>010: Belongs to P2 device group<br>011: Belongs to P1 and P2 device groups<br>100: Belongs to P3 device group<br>101: Belongs to P1 and P3 device groups<br>110: Belongs to P2 and P3 device groups<br>111: Belongs to all device groups | RW   | 0x0   |
| 4    | WARM_CFG   | <ol> <li>When the resource is in the WARMRESET state,<br/>DEV_GRP is set to 111 and the vsel is set back to the<br/>default value.</li> <li>When the resource is in the WARMRESET state,<br/>DEV_GRP is not changed and the vsel is set back to the<br/>default value.</li> </ol>                                              | RW   | 0     |
| 3:0  | STATE      | Current state of the resource                                                                                                                                                                                                                                                                                                  | RO   | 0x0   |

#### 2.3.2 VUSB1V8\_DEV\_GRP Register

#### Table 3. VUSB1V8\_DEV\_GRP

| I2C address      | 0x4B                   |                                            |             |
|------------------|------------------------|--------------------------------------------|-------------|
| Register address | 0xCF                   | Instance                                   | PM_RECEIVER |
| Description      | Voltage regulator: VUS | SB1V8 device group register (VRRTC domain) |             |
| Туре             | RW                     |                                            |             |
|                  |                        |                                            |             |

| 7 | 6       | 5 | 4        | 3 | 2   | 1   | 0 |
|---|---------|---|----------|---|-----|-----|---|
|   | DEV_GRP |   | WARM_CFG |   | 51/ | ATE |   |

3



Requirement Before Starting a USB Charger Detection

www.ti.com

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                    | Туре | Reset |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7:5  | DEV_GRP    | Device group<br>000: Belongs to no device group<br>001: Belongs to P1 device group<br>010: Belongs to P2 device group<br>011: Belongs to P1 and P2 device groups<br>100: Belongs to P3 device group<br>101: Belongs to P1 and P3 device groups<br>110: Belongs to P2 and P3 device groups<br>111: Belongs to all device groups | RW   | 0x0   |
| 4    | WARM_CFG   | <ol> <li>When the resource is in the WARMRESET state,<br/>DEV_GRP is set to 111 and the vsel is set back to the<br/>default value.</li> <li>When the resource is in the WARMRESET state,<br/>DEV_GRP is not changed and the vsel is set back to the<br/>default value.</li> </ol>                                              | RW   | 0     |
| 3:0  | STATE      | Current state of the resource                                                                                                                                                                                                                                                                                                  | RO   | 0x0   |

# 2.3.3 VUSB3V1\_DEV\_GRP Register

#### Table 4. VUSB3V1\_DEV\_GRP

| I2C address      | 0x4B                   |                                           |             |  |  |  |
|------------------|------------------------|-------------------------------------------|-------------|--|--|--|
| Register address | 0xD2                   | Instance                                  | PM_RECEIVER |  |  |  |
| Description      | Voltage regulator: VUS | B3V1 device group register (VRRTC domain) |             |  |  |  |
| Туре             | RW                     | W                                         |             |  |  |  |

| 7         | 6 | 5 | 4        | 3     | 2 | 1 | 0 |
|-----------|---|---|----------|-------|---|---|---|
| DEV_GRP V |   |   | WARM_CFG | STATE |   |   |   |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                    | Туре | Reset |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7:5  | DEV_GRP    | Device group<br>000: Belongs to no device group<br>001: Belongs to P1 device group<br>010: Belongs to P2 device group<br>011: Belongs to P1 and P2 device groups<br>100: Belongs to P3 device group<br>101: Belongs to P1 and P3 device groups<br>110: Belongs to P2 and P3 device groups<br>111: Belongs to all device groups | RW   | 0x7   |
| 4    | WARM_CFG   | <ol> <li>When the resource is in the WARMRESET state,<br/>DEV_GRP is set to 111 and the vsel is set back to the<br/>default value.</li> <li>When the resource is in the WARMRESET state,<br/>DEV_GRP is not changed and the vsel is set back to the<br/>default value.</li> </ol>                                              | RW   | 0     |
| 3:0  | STATE      | Current state of the resource                                                                                                                                                                                                                                                                                                  | RO   | 0x0   |

# 2.3.4 FUNC\_CTRL Register

# Table 5. FUNC\_CTRL

| I2C address      | 0x48                   |                                             |     |  |  |  |  |
|------------------|------------------------|---------------------------------------------|-----|--|--|--|--|
| Register address | 0x04                   | Instance                                    | USB |  |  |  |  |
| Description      | Controls UTMI function | Controls UTMI function settings of the PHY. |     |  |  |  |  |
| Туре             | RW                     |                                             |     |  |  |  |  |
|                  |                        |                                             |     |  |  |  |  |

| 7        | 6        | 5     | 4      | 3 | 2          | 1     | 0      |
|----------|----------|-------|--------|---|------------|-------|--------|
| RESERVED | SUSPENDM | RESET | OPMODE |   | TERMSELECT | XCVRS | SELECT |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                                                                                                         | Туре | Reset |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7    | RESERVED   |                                                                                                                                                                                                                                                                                                                                                                                                                     | RO   | 0     |
| 6    | SUSPENDM   | Active low PHY suspend. Put PHY into low-power mode. In low-<br>power mode the PHY powers down all blocks except the full-speed<br>receiver, OTG comparators, and the ULPI interface pins. The PHY<br>automatically sets this bit to 1 when low-power mode is exited.                                                                                                                                               | RW   | 1     |
| 5    | RESET      | Active high transceiver reset. Does not reset the ULPI interface or<br>ULPI register set.<br>Once set, the PHY asserts the DIR signal and resets the UTMI<br>core. When the reset is complete, the PHY deasserts DIR and<br>clears this bit. After deasserting DIR, the PHY reasserts DIR and<br>sends an RX command update.<br><b>Note:</b> This bit is auto-cleared; this explains why it cannot be read at<br>1. | RW   | 0     |
| 4:3  | OPMODE     | 1.                                                                                                                                                                                                                                                                                                                                                                                                                  |      | 0x0   |
| 2    | TERMSELECT | Controls the internal 1.5-k $\Omega$ pullup resistor and 45- $\Omega$ HS terminations. Control over bus resistors changes depending on XcvrSelect, OpMode, DpPulldown, and DmPulldown.                                                                                                                                                                                                                              | RW   | 0     |
| 1:0  | XCVRSELECT | Select the required transceiver speed.                                                                                                                                                                                                                                                                                                                                                                              | RW   | 0x1   |

5



#### 2.3.5 PHY\_PWR\_CTRL Register

#### Table 6. PHY\_PWR\_CTRL

| I2C address      | 0x48                   |                                                            |     |  |  |  |
|------------------|------------------------|------------------------------------------------------------|-----|--|--|--|
| Register address | 0xFD                   | Instance                                                   | USB |  |  |  |
| Description      | Controls the PHY state | Controls the PHY state. It can be access only through I2C. |     |  |  |  |
| Туре             | RW                     |                                                            |     |  |  |  |
|                  |                        |                                                            |     |  |  |  |

| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0      |
|----------|----------|----------|----------|----------|----------|----------|--------|
| RESERVED | PHYPWD |

| Bits | Field Name | Description                                                  | Туре | Reset |
|------|------------|--------------------------------------------------------------|------|-------|
| 7    | RESERVED   |                                                              | RO   | 0     |
| 6    | RESERVED   |                                                              | RO   | 0     |
| 5    | RESERVED   |                                                              | RO   | 0     |
| 4    | RESERVED   |                                                              | RO   | 0     |
| 3    | RESERVED   |                                                              | RO   | 0     |
| 2    | RESERVED   |                                                              | RO   | 0     |
| 1    | RESERVED   |                                                              | RO   | 0     |
| 0    | PHYPWD     | Power down entire PHY.<br>0b: Normal state<br>1b: Power down | RW   | 0     |

## 3 Enabling USB Charger Detection FSM

To enable the USB charger detection FSM, the following accesses must be performed:

- 1. Set USB\_SW\_CHRG\_CTRL\_EN (set bit 1 of USB\_DTCT\_CTRL to 1).
- 2. Set USB\_HW\_CHRG\_DET\_EN and unset USB\_SW\_CHRG\_CTRL\_EN (set bit 1 and bit 0 of USB\_DTCT\_CTRL to 1).



www.ti.com

## 4 Reading USB Charger Detection Result

An interrupt occurs once a charger is detected. The INT1 line is pulled down and bit 0 of the ACCISR1 register is set to logic 1. Set this bit to 1 to release the interrupt line.

The detection result can be read in the USB\_DET\_STS[1:0] bit field of the USB\_DTCT\_CTRL register.

# 4.1 ACCISR1 Register

| I2C address      | 0x4A                                                                                                                                               |                                                                                                                                                                                                                                                                      |                                                                    |                                                              |                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------|----------------|
| Register address | 0x79                                                                                                                                               | Instance                                                                                                                                                                                                                                                             | A                                                                  | CCESSORY_VINTDI                                              | G              |
| Description      | interrupt line PO_BCI_<br>When a bit in this regis<br>interrupt.<br>However, the user can<br>When a bit in this regis<br>If the user sets a bit in | TUS ISR1A REGISTER is used to d<br>SIH_INT1_N request.<br>Iter is set to 1, it indicates that the co<br>not generate an interrupt by writing a<br>iter is set to 1 then the correspondin<br>this register to 0, the value remains<br>TUS ISR1 REGISTER is synchronou | prresponding r<br>a 1 to the INT<br>g interrupt line<br>unchanged. | monitoring function is<br>ERRUPT STATUS IS<br>e is released. | requesting the |
| Туре             | RW                                                                                                                                                 |                                                                                                                                                                                                                                                                      |                                                                    |                                                              |                |

| 7 | 6 | 5 | 4        | 3 | 2 | 1 | 0                  |
|---|---|---|----------|---|---|---|--------------------|
|   |   |   | RESERVED |   |   |   | USB_CHRG_TYPE_ISR1 |

| Bits | Field Name                                                                                                                                                        | Description                                                | Туре | Reset |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|-------|
| 7:1  | RESERVED                                                                                                                                                          |                                                            | RO   | 0x00  |
| 0    | USB_CHRG_TYPE_ISR Interrupt USB_CHG_TYPE is generated once automatic detection detects a USB 100-mA or USB 500-mA charger. This interrupt is only available when: |                                                            | RW   | 0     |
|      |                                                                                                                                                                   | Write 0: No impact; register keeps its value               |      |       |
|      |                                                                                                                                                                   | Read 0: No interrupt set                                   |      |       |
|      |                                                                                                                                                                   | Read 1: Interrupt set                                      |      |       |
|      |                                                                                                                                                                   | Write 1: When set to 1, the corresponding line is released |      |       |

#### 5 Stopping Charger Detection

Software must stop the charger detection such that the timing complies with the USB connect ECN TSVLD\_CON\_PWD specification of 1 s.

To stop the detection, set USB\_HW\_CHRG\_DET\_EN to 0 (set bit 0 of USB\_DTCT\_CTRL to 0)

7

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated