## <sup>8/22/14</sup> PMP10070RevB Test Results



| 1  | Startup2                        |
|----|---------------------------------|
| 2  | Shutdown7                       |
| 3  | Efficiency9                     |
| 4  | Load Regulation                 |
| 5  | Line Regulation                 |
| 6  | Output Ripple Voltage           |
| 7  | Input Ripple Voltage            |
| 8  | Load Transients                 |
| 9  | Control Loop Frequency Response |
| 10 | Miscellaneous Waveforms16       |
| 11 | Thermal Image                   |
|    |                                 |

Topology: ZETA Device: TPS40200





#### 1 Startup

The startup waveform is shown in the Figure 1. The input voltage was set at 8V, with 1.5A load at the output.



Figure 1

The startup waveform is shown in the Figure 2. The input voltage was set at 8V, with 0.1A load at the output.







The startup waveform is shown in the Figure 3. The input voltage was set at 8V, with no load at the output.



The startup waveform is shown in the Figure 4. The input voltage was set at 12V, with 1.5A load at the output.







The startup waveform is shown in the Figure 5. The input voltage was set at 12V, with 0.1A load at the output.



The startup waveform is shown in the Figure 6. The input voltage was set at 12V, with no load at the output.







The startup waveform is shown in the Figure 7. The input voltage was set at 16V, with 1.5A load at the output.



The startup waveform is shown in the Figure 8. The input voltage was set at 16V, with 0.1A load at the output.







The startup waveform is shown in the Figure 9. The input voltage was set at 16V, with no load at the output.



Figure 9



#### 2 Shutdown

The shutdown waveform is shown in the Figure 10. The input voltage was set at 8V, with 1.5A load on the output. The power supply was disconnected.



Figure 10

The shutdown waveform is shown in the Figure 11. The input voltage was set at 12V, with 1.5A load on the output. The power supply was disconnected.



Figure 11



The shutdown waveform is shown in the Figure 12. The input voltage was set at 16V, with 1.5A load on the output. The power supply was disconnected.





#### 3 Efficiency

The efficiency is shown in the Figure 13 below. The input voltage was set to 8V, 12V and 16V.



# 4 Load Regulation

The load regulation of the output is shown in the Figure 14 below. The input voltage was set to 8V, 12V and 16V.



Figure 14



#### 5 Line Regulation

The line regulation is shown in Figure 15. The output current was set to 1.5A.



Figure 15









#### 6 Output Ripple Voltage

The output ripple voltage is shown in Figure 17. The output current was set to 1.5A



Figure 17, continuous output current results in lowest ripple

#### 7 Input Ripple Voltage

The input ripple voltage is shown in Figure 18. The output current was set to 1.5A



Figure 18, pulse current across input capacitors, watch reflected ripple



#### 8 Load Transients

The Figure 19 shows the response to load transients. The load is switching from 0.75A to 1.5A with a frequency of 500Hz. The input voltage was set to 8V, transient response du = 4%.



Figure 19

The Figure 20 shows the response to load transients. The load is switching from 0.75A to 1.5A with a frequency of 500Hz. The input voltage was set to 12V







The Figure 21 shows the response to load transients. The load is switching from 0.75A to 1.5A with a frequency of 100Hz. The input voltage was set to 16V



Figure 21



#### 9 Control Loop Frequency Response

Figure 22 shows the loop response. 1.5A-load applied. The input voltage was set to 8V.



Figure 22





Figure 23

PMP10070RevB Test Results



Figure 24 shows the loop response. 1.5A-load applied. The input voltage was set to 16V.



Table 1 summarizes the results from Figure 22 Figure 23 and Figure 24.

| Vin                 | 8V    | 12V   | 16V   |  |
|---------------------|-------|-------|-------|--|
| Bandwidth (kHz)     | 6.7   | 6.8   | 7.07  |  |
| Phase margin        | 27°   | 41.6° | 48.5° |  |
| slope (20dB/decade) | -1.3  | -1.48 | -1.77 |  |
|                     |       |       |       |  |
| gain margin (dB)    | -7.5  | -13.7 | -17.7 |  |
| slope (20dB/decade) | -0.56 | -0.75 | -1.0  |  |
| freq (kHz)          | 17.8  | 28.8  | 37.9  |  |
| Table 1             |       |       |       |  |

Hard to compensate a Voltage Mode device for ZETA topology:

- use a current mode device
- for a high Q filter use RC damping across coupling capacitors



#### **10 Miscellaneous Waveforms**

The waveform of the voltage on Q1 drain-source is shown in Figure 25. Input voltage was set to 8V and output current to 1.5A.





The waveform of the voltage on the gate to source is shown in Figure 26. Input voltage was set to 8V and output current to 1.5A.



Figure 26



The waveform of the voltage on diode D1 is shown in Figure 27. Input voltage was set to 8V and output current to 1.5A.



Figure 27



The waveform of the voltage on Q1 drain-source is shown in Figure 28. Input voltage was set to 12V and output current to 1.5A.



Figure 28



The waveform of the voltage on the gate to source is shown in Figure 29. Input voltage was set to 12V and output current to 1.5A.



Figure 29



The waveform of the voltage on diode D1 is shown in Figure 30. Input voltage was set to 12V and output current to 1.5A.



Figure 30



Figure 31 shows the waveform at capacitor C4 ("ZETA-capacitor"). Input voltage was set to 12V with 1.5A load current.



Figure 32 shows the waveform at the timing capacitor C11. Input voltage was set to 12V with 1.5A load current.







The waveform of the voltage on Q1 (drain-source) is shown in Figure 33. Input voltage was set to 16V and output current to 1.5A.



Figure 33



The waveform of the voltage on the gate to source is shown in Figure 34. Input voltage was set to 16V and output current to 1.5A.



Figure 34



#### 11 Thermal Image

Figure 35 shows the thermal image at 12V input voltage and 1A output current.



Figure 35

| Name | Temperature |
|------|-------------|
| Q1   | 58.3°C      |
| D1   | 55.3°C      |
| U1   | 47.0°C      |
| L1   | 50.1°C      |



Figure 36 shows the thermal image at 12V input voltage and 1.5A output current.



Figure 36

| Name | Temperature |
|------|-------------|
| Q1   | 77.9°C      |
| D1   | 70.8°C      |
| U1   | 54.8°C      |
| L1   | 61.6°C      |

For 1.5Amps continuous output current copper area at Q1/D1 will be increased, see layout Rev B

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated