高性能容量性センサのフロントエンドのリファレンス・デザイン

概要
このリファレンス・デザインは、高性能の容量性センサのフロントエンドのリファレンス・デザインです。プログラム可能なミニ・デジタル信号プロセッサ(DSP)機能を持つオーディオ・コーデックを使用し、インピーダンス測定と位相変化の検出を実現しています。周波数ドメイン・センシングのフロントエンドは、圧力および流量の送信アプリケーションや、容量性センサ要素を使用する他のアプリケーションに適しています。

リソース
TIDA-00662
TLV320AIC3254
MSP430F5529
OPA376
OPA317
TPS736xx
TPD2E001

特長
- 周波数ドメイン・センシングにより正確な位相差分を抽出し、インピーダンスと位相の変化を測定
- 容量性センサを使用する圧力および流量送信器に適切
- オーディオ・コーデックminiDSP機能を使用し、インピーダンスと位相の変化を測定
- BoosterPack™に収まる物理的な外形により、各TI LaunchPad™と互換

アプリケーション
- センサおよびフィールド送信器
- ファクトリ・オートメーションとプロセス制御
System Description

Monitoring and maintaining process variables at the appropriate levels is extremely critical in industrial automation and process control. A sensor in the industrial environment is either continuously or periodically measuring vital parameters such as temperature, pressure, flow, and so on. The primary challenge of sensing in industrial environments is conditioning low-signal levels in the presence of high-noise and high-surge voltage.

The TI Design TIDA-00662 (see 图1) is a sensor front end design enabling the user to easily evaluate the Z-Domain measurement, which is an advanced impedance measurement approach based on the TLV320AIC3254. The TIDA-00662 is suitable for measuring either capacitive or inductive sensors (for example, pressure field transmitters) and measuring complex impedances.

图 1. TIDA-00662 Overview
1.1 **Key System Specifications**

表 1 lists the key system specifications.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SPECIFICATION</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{cc}$</td>
<td>Supply voltage range</td>
<td>—</td>
<td>3.3</td>
<td>—</td>
<td>V</td>
</tr>
<tr>
<td>$T_a$</td>
<td>Operating free-air temperature</td>
<td>$-40$</td>
<td>—</td>
<td>$85$</td>
<td>°C</td>
</tr>
<tr>
<td>$F_{system}$</td>
<td>Processor frequency (Maximum MCLK frequency)</td>
<td>—</td>
<td>—</td>
<td>$12$</td>
<td>MHz</td>
</tr>
</tbody>
</table>
2 System Overview

2.1 Block Diagram

The main devices of the TIDA-00662 are components of the AFE: the MSP430™ microcontroller (MCU), TLV320AIC3254 DSP, and external interfaces including the BoosterPack connectors, JTAG, and the USB port (see 図 2).

The terminal blocks used to connect the sensor elements to the AFE include a jumper collection which offers the possibility of different hardware setups of the Z-Domain measurement. The DSP converts the analog measurement data into digital, and implements the data processing of the Z-Domain measurement method. Because the DSP does not have nonvolatile memory, it is necessary to write the firmware to the DSP after every reset, realized by the MCU which communicates using either I²C or SPI with the DSP component. Additionally, the MCU reads out and implements the further processing of the measurement data of the DSP. The external interface communication is also managed by the MCU.
2.2 Highlighted Products

For more information on each of the following devices, see their respective product folders at www.TI.com.

2.2.1 TLV320AIC3254

The TLV320AIC3254 (also referred to as the AIC3254, see Fig. 3) is a flexible, low-power, low-voltage dual-channel signal processor with programmable inputs and outputs, PowerTune capabilities, a fully-programmable miniDSP, fixed predefined and parameterizable signal processing blocks, integrated PLL, integrated LDOs, and flexible digital interfaces. The TLV320AIC3254 features two fully-programmable miniDSP cores which support application-specific algorithms. The miniDSP cores are fully software controlled. Target algorithms are loaded into the device after power-up.

The TLV320AIC3254 includes extensive register-based control of power, I/O channel configuration, gains, pin-multiplexing, and clocks, allowing precise targeting of the device to its application. The integrated PowerTune technology allows the device to be tuned to an optimum power-performance trade-off. The voltage supply range for the TLV320AIC3254 is 1.5 to 1.95 V for analog and 1.26 to 1.95 V for digital. To ease system-level design, integrated LDOs generate the appropriate analog or digital supply from input voltages ranging from 1.8 to 3.6 V. The device supports digital I/O voltages in ranges of 1.1 to 3.6 V.

The required internal clock of the TLV320AIC3254 can be derived from multiple sources including: the MCLK pin, BCLK pin, GPIO pin, or the output of the internal PLL where the input to the PLL again can be derived from the MCLK pin, BCLK or GPIO pins. Although using the PLL ensures the availability of a suitable clock signal, PLL use is not recommended for the lowest power settings. The PLL is highly programmable and can accept available input clocks in the range of 512 kHz to 50 MHz.

Features:
- Low supply-voltage range: 3.6 V down to 1.9 V
- Two 32-bit ΔΣ-ADC with 93 dB SNR
- Two 32-bit ΔΣ-DAC with 100 dB SNR
- PowerTune
- Extensive signal processing options
- Embedded miniDSP
- Master clock up to 50 MHz
- Six single-ended or three fully-differential analog inputs
- Two analog outputs
- Digital serial communication interfaces
  - SPI and I²C
- Programmable PLL
- Integrated LDO
- 5 mm × 5 mm 32-pin QFN package
- Operating temperature −40°C to 85°C
2.2.2 MSP430F5529

The Texas Instruments MSP430 family of ultra-low-power MCUs consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with extensive low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in 3.5 μs (typical). The MSP430F5529 is a MCU configuration with integrated USB and PHY supporting USB 2.0, four 16-bit timers, a high performance 12-bit ADC, two universal serial communication interfaces (USCI), hardware multiplier, DMA, real-time clock module with alarm capabilities, and 63 I/O pins (see 図 4). Typical applications include analog and digital sensor systems, data loggers, and others that require connectivity to various USB hosts.

Features:

- Low supply-voltage range: 3.6 V down to 1.8 V
- Ultra-low-power consumption
  - Active mode (AM):
    - All system clocks active
    - 290 μA/MHz at 8 MHz, 3.0 V, flash program execution (typ)
    - 150 μA/MHz at 8 MHz, 3.0 V, RAM program execution (typ)
  - Standby Mode (LPM3):
    - Real-time clock with crystal, watchdog, and supply supervisor operational, full RAM Retention, fast wake-up: 1.9 μA at 2.2 V, 2.1 μA at 3.0 V (typ)
    - Low-power oscillator (VLO), general-purpose counter, watchdog, and supply supervisor
operational, full RAM retention, fast wake-up: 1.4 μA at 3.0 V (typ)

– Off Mode (LPM4):
  • Full RAM Retention, Supply Supervisor Operational, Fast Wake-up: 1.1 μA at 3.0 V (typ)
– Shutdown Mode (LPM4.5): 0.18 μA at 3.0 V (typ)

• Wake-up from standby mode in 3.5 μs (typ)
• 16-Bit RISC architecture, extended memory, up to 25-MHz system clock
• Flexible power management system
  – Fully Integrated LDO with programmable regulated core supply voltage
  – Supply voltage supervision, monitoring, and brownout
• Unified Clock System
  – FLL control loop for frequency stabilization
  – Low-power low-frequency internal clock source (VLO)
  – Low-frequency trimmed internal reference source (REFO)
  – 32-kHz watch crystals (XT1)
  – High-frequency crystals up to 32 MHz (XT2)
• 16-Bit Timer TA0, Timer_A with five capture and compare registers
• 16-Bit Timer TA1, Timer_A with three capture and compare registers
• 16-Bit Timer TA2, Timer_A with three capture and compare registers
• 16-Bit Timer TB0, Timer_B with seven capture and compare shadow registers
• Two universal serial communication interfaces
  – USCI_A0 and USCI_A1 each support:
    • Enhanced UART supports auto-baud rate detection
    • IrDA encoder and decoder
    • Synchronous SPI
  – USCI_B0 and USCI_B1 each support:
    • I2CTM
    • Synchronous SPI
– Full-speed universal serial bus (USB)
  • Integrated USB-PHY
  • Integrated 3.3-V and 1.8-V USB power system
  • Integrated USB-PLL
  • Eight I/O endpoints
  • 12-bit ADC with internal reference, sample-and-hold, and autoscan feature
  • Comparator
  • Hardware multiplier supporting 32-bit operations
  • Serial onboard programming, no external programming voltage needed
  • Three channel internal DMA
  • Basic timer with real-time clock feature
For complete module descriptions, see the *MSP430x5xx and MSP430x6xx Family User's Guide* (SLAU208).

### 2.2.3 OPA317

The OPA317 series of CMOS operational amplifiers offer precision performance at a very competitive price. These devices are members of the Zero-Drift family of amplifiers that use a proprietary auto-calibration technique to simultaneously provide low offset voltage (90 µV max) and near-zero drift over time and temperature at only 35 µA (max) of quiescent current. The OPA317 family features rail-to-rail input and output in addition to near flat 1/f noise, making this amplifier ideal for many applications and much easier to design into a system. These devices are optimized for low-voltage operation, as low as +1.8 V (± 0.9 V) and up to +5.5 V (± 2.75 V). The OPA317 (single version) is available in SC70-5, SOT23-5, and SOIC-8 packages. The OPA2317 (dual version) is offered in MSOP-8 and SOIC-8 packages. The OPA4317 is offered in the standard SOIC-14 and TSSOP-14 packages, as well as in the space-saving VQFN-14 package. All versions are specified for operation from –40°C to 125°C.

**Features:**

- Supply voltage: 1.8 to 5.5 V
- **microPackages:**
  - Single: SOT23-5, SC-70, SOIC-8
  - Dual: MSOP-8, SOIC-8
  - Quad: SOIC-14, TSSOP-14
- Low offset voltage: 20 µV (typ)
- CMRR: 108 dB (typ)
- Quiescent current: 35 µA (max)
- Gain bandwidth: 300 KHz
- Rail-to-rail I/O
• Internal EMI/RFI filtering

2.2.4 OPAx376

The OPA376 family represents a new generation of low-noise operational amplifiers with e-trim, offering outstanding DC precision and AC performance. Rail-to-rail input and output, low offset (25 μV max), low noise (7.5 nV/√Hz), quiescent current of 950 μA max, and a 5.5 MHz bandwidth make this part very attractive for a variety of precision and portable applications. In addition, this device has a reasonably wide supply range with excellent PSRR, making it ideal for applications which run directly from batteries without regulation. The OPA376 (single version) is available in MicroSIZE SC70-5, SOT23-5, and SO-8 packages. The OPA2376 (dual) is offered in WCSP-8, MSOP-8, and SO-8 packages. The OPA4376 (quad) is offered in a TSSOP-14 package. All versions are specified for operation from –40°C to 125°C.

Features:
• Low noise: 7.5 nV/√Hz at 1 kHz
• 0.1 Hz to 10 Hz noise: 0.8 μVpp
• Quiescent current: 760 μA (typ)
• Low offset voltage: 5 μV (typ)
• Gain bandwidth product: 5.5 MHz
• Rail-to-rail I/O
• Single-supply operation
• Supply voltage: 2.2 to 5.5 V
• Space-saving packages:
  – SC-70, SOT23, WCSP, MSOP, and TSSOP
2.2.5 TPD2E001

The TPD2E001 is a two-channel transient voltage suppressor (TVS)-based electrostatic discharge (ESD) protection diode array (see 图 5). The TPD2E001 is rated dissipate ESD [reword] strikes at the maximum level specified in the IEC 61000-4-2 Level 4 international standard. The DRS package (3.00 mm × 3.00 mm) is also available as a non-magnetic package for medical imaging applications. See also TPD2E2U06DRLR which is P2P compatible to TPD2E001DRLR and offers higher IEC ESD Protection, lower clamping voltage, and eliminates the input capacitor requirement.

Features:
- IEC 61000-4-2 ESD protection (level 4)
  - ±8 kV contact discharge
  - ±15 kV air-gap discharge
- IO capacitance: 1.5 pF (typ)
- Low leakage current: 1 nA (max)
- Low supply current: 1 nA
- 0.9- to 5.5-V supply-voltage range
- Space-saving DRL, DRY and QFN package options
- Alternate 3-, 4-, and 6-channel options available: TPD3E001, TPD4E001, TPD6E001

![Block Diagram of TPD2E001](image-url)
2.2.6 TPS736xx

The TPS736xx family of low-dropout (LDO) linear voltage regulators uses a new topology: an NMOS pass element in a voltage-follower configuration. This topology is stable using output capacitors with low ESR and even allows operation without a capacitor. It also provides high reverse blockage (low reverse current) and ground pin current that is nearly constant over all values of output current. The TPS736xx (see FIG. 6) uses an advanced BiCMOS process to yield high precision while delivering very low dropout voltages and low ground pin current. Current consumption, when not enabled, is under 1 μA and ideal for portable applications. The extremely low output noise (30 μV_RMS with 0.1-μF CNR) is ideal for powering VCOs. These devices are protected by thermal shutdown and foldback current limit.

Features:

• Stable with no output capacitor, or any value, or type of capacitor
• Input voltage range: 1.7 to 5.5 V
• Ultra-low dropout voltage: 75 mV (typ)
• Excellent load transient response—with or without optional output capacitor
• New NMOS topology delivers low reverse leakage current
• Low noise: 30 μV_RMS typical (10 Hz to 100 kHz)
• 0.5% initial accuracy
• 1% overall accuracy over line, load, and temperature
• Less than 1-μA maximum I_Q in shutdown mode
• Thermal shutdown and specified min and max current limit protection
• Available in multiple output voltage versions
  – Fixed outputs of 1.2 to 5.0 V
  – Adjustable output from 1.20 to 5.5 V
  – Custom outputs available
6. TPS736xx Block Diagram
2.3 System Design Theory

2.3.1 Description of Z-Domain Measurement

The Z-Domain measurement approach is based on a frequency locked system, shown in 图 7. The system fundamentally consists of a known reference impedance $R_{\text{Ref}}$ and a second unknown impedance $Z_{\text{Var}}$. In addition, there is a signal generator which applies a periodic excitation signal with the frequency $f_0$ to the network. The generator signal excites the reference impedance and it also excites the unknown impedance. The measurement method principally relies on the determination of the relative phase shift between these two signals. For this purpose digital samples of the two signals are taken synchronously with a fixed sampling rate $f_s$ that is an integer multiple of the excitation frequency. The oversampling ratio defines the number of captured samples per period for each signal and can be rather small.

The determination of the sought impedance is based on calculating the relative phase between the two signals. Therefore, no fixed absolute phase and amplitude relation between the excitation and the sampled signals are necessary. As the calculation of the sought impedance relies on a frequency-locked system, it is necessary to always fulfill the condition that the sampling frequency is an integer multiple of the excitation signal. As a result of the relative measurement, the sampling of the two channels can start at any phase referring to the excitation signal, as long as the sampling of the two channels is synchronous. Because of this characteristic, no sample and hold circuits are required; therefore, one or more high-resolution delta sigma ($\Delta\Sigma$) ADCs can be used.

In addition to the measurement of the capacitance by calculating the relative phase, there is a second method which is based on the ratio of the relative amplitude of the two signals. This method depends on the same fundamental relations and equations such as the relative phase method. An advanced measurement system could include both methods, so that, depending on the conditions, the system could choose between the two methods or even measure complex impedances by combining the two methods.

![Simplified Measurement Setup](image)
2.3.2 Description of DSP (AIC3254)

The TLV320AIC3254 is an integrated codec which was originally designed for audio applications, especially in portable devices. The TLV320AIC3254 features two ADCs, two DACs, and further configurable inputs and outputs. Outstanding features are the two programmable DSP cores. Because it can be adapted using different DSP algorithms, the TLV320AIC3254 is very flexible for many applications.

The internal memory of the TLV320AIC3254 is volatile and its purpose is to implement the data processing of the Z-Domain measurement method, which contains, among other things, the following tasks:

- Convert the respective signals to analog or digital
- Process of the measured data
- Generate the voltage reference
- Generate the sinusoidal excitation signal

2.3.3 Description of MCU (MSP430)

The MCU can be programmed individually by the user, depending on the requirements of their specific application. A typical implementation includes the following functions:

- Writing DSP firmware using SPI or I²C to the DSP after reset
- Reading measurement data of the DSP using SPI or I²C periodically (for example, approximately 1 ms)
- Implementing further processing of the measured data
- Generating the MCLK for the DSP (using an external crystal, 12 MHz)
- Individual data processing like scaling and linearization algorithms
- Management of the BoosterPack Interfaces (SPI, I²C, UART)
- USB communication to run the Z-Domain BoosterPack as a standalone application
- JTAG debug interface
- External EEPROM available for additional data memory

Furthermore users can configure two buttons (S1 and S2) and two LEDs (LED1 and LED2) appropriate to their needs. The crystal XTAL1 with a frequency of 32.768 kHz can be used for real time applications.

2.3.4 Internal Interface: DSP to MCU

The internal serial interfaces serve to connect the DSP (slave) with the MCU (master). The TLV320AIC3254 provides either I²C or SPI as the communication interface. The preferred interface can be selected using three jumpers. Because the internal memory of the TLV320AIC3254 is volatile, it must be reprogrammed by the MCU after each power up. The serial interface unit allows for programming the codec during system start-up and configuring and controlling the codec while the application is running.

The SPI_SELECT pin is one of two fixed-function pins of the TLV320AIC3254. Depending on the state of this hardware-control pin, the pins SCL, SDA, GPO1 and GPI1 are configured for either I²C or SPI protocol. SPI_SELECT must be tied high to select SPI, and SPI_SELECT must be tied low for I²C. TI does not recommend changing the state of SPI_SELECT during device operation.
### 2.3.4.1 SPI Control

In the SPI control mode, the TLV320AIC3254 uses the pins SCL/SS as SS, SCLK as SCLK, MISO as MISO, SDA/MOSI as MOSI and a standard SPI port with a clock polarity setting of 0 (typical microprocessor SPI control bit CPOL = 0). The SPI port allows full-duplex, synchronous, or serial communication between the host processor MSP430 (the master) and peripheral devices (slaves). The SPI master generates the synchronizing clock (driven onto SCLK) and initiates transmissions. The SPI slave device, in this case the TLV320AIC3254, depends on a master to start and synchronize transmissions. A transmission begins when initiated by the SPI master. The byte from the SPI master begins shifting in on the slave MOSI pin under the control of the master serial clock (driven onto SCLK). As the byte shifts in on the MOSI pin, a byte shifts out on the MISO pin to the master shift register (see [図8](#)).

![SPI Diagram](#)

### 2.3.4.2 I2C Control

The TLV320AIC3254 supports the I²C control protocol and responds to the I²C address of 0011000. I²C is a two-wire, open-drain interface supporting multiple devices and masters on a single bus (see [図9](#)). Devices on the I²C bus only drive the bus lines low by connecting them to ground. They never drive the bus lines high. Instead, the bus wires are pulled high by pullup resistors, so the bus wires are high when no device is driving them low. This circuit prevents two devices from conflicting. If two devices drive the bus simultaneously, there is no driver contention.
图 9. I²C Interface
2.3.4.3  DSP to MCU Interface Jumper Positions

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>SPI</td>
<td>1-2</td>
<td>1-2</td>
<td>1-2</td>
</tr>
<tr>
<td>I2C</td>
<td>2-3</td>
<td>2-3</td>
<td>2-3</td>
</tr>
</tbody>
</table>

2.3.5  External Interfaces

2.3.5.1  BoosterPack Interface

To minimize the time to market for new industrial sensor systems, TI developed the LaunchPad Development Kit Ecosystem, which offers customers an easy way to connect TI industrial reference designs in a modular construction system. To provide this modular construction system, the mechanical dimensions, interfaces, and electrical properties of these reference designs are defined in the BoosterPack Pinout Standard (see 図11).

Each reference design implements the functionality of a sub-system of an industrial field transmitter or process instrumentation. By stacking interface, front end, power, and various other reference designs, it is possible to build a fully functional demonstrator system of an industrial field transmitter. As a part of the number of reference designs of industrial field transmitters belonging to the TI LaunchPad Ecosystem, the TIDA-00662 is compatible with all TI LaunchPads. The TIDA-00662 evaluation board has the functionality of measuring impedances and can either be combined with other Booster Packs and LaunchPads, or it can be used as a stand alone system (see 図10).

図10. LaunchPad Ecosystem

BoosterPacks are plug-in modules that fit on top of LaunchPads. These innovative tools plug into a consistent and standardized connector on the LaunchPad and allow developers to explore different applications enabled by a TI microcontroller. These options are also offered by the TIDA-00662.
**System Overview**

**11** shows the BoosterPack Pinout Standard.

**20-pin**

**40-pin**

**11. BoosterPack Connector Pinout Standard**
表 3 lists how this standard is implemented specifically for the TIDA-00662. 表 3 contains the exact interface pin connections between the BoosterPack connectors and the MCU.

<table>
<thead>
<tr>
<th>SIGNAL</th>
<th>MCU PIN</th>
</tr>
</thead>
<tbody>
<tr>
<td>BP_Analog_In_1</td>
<td>P6.5 / A5</td>
</tr>
<tr>
<td>BP_UART_RX</td>
<td>P4.6 / PM_NONE</td>
</tr>
<tr>
<td>BP_UART_TX</td>
<td>P4.7 / PM_NONE</td>
</tr>
<tr>
<td>BP_IO_1</td>
<td>P1.6</td>
</tr>
<tr>
<td>BP_Analog_In_2</td>
<td>P6.6 / A6</td>
</tr>
<tr>
<td>BP_SPI_CLK</td>
<td>P4.0 / PM_UCA1CLK</td>
</tr>
<tr>
<td>BP_IO_2</td>
<td>P1.4</td>
</tr>
<tr>
<td>BP_I2C_SCL</td>
<td>P4.2 / PM_UCB1SCL</td>
</tr>
<tr>
<td>BP_I2C_SDA</td>
<td>P4.1 / PM_UCB1SDA</td>
</tr>
<tr>
<td>BP_IO_3</td>
<td>P8.1</td>
</tr>
<tr>
<td>BP_SPI_CS</td>
<td>P4.3 / PM_UCA1STE</td>
</tr>
<tr>
<td>BP_SPI_CS_Disp</td>
<td>P2.6</td>
</tr>
<tr>
<td>BP_SPI_MISO</td>
<td>P4.5 / PM_UCA1SOMI</td>
</tr>
<tr>
<td>BP_SPI_MOSI</td>
<td>P4.4 / PM_UCA1SIMO</td>
</tr>
<tr>
<td>MCU_RST</td>
<td>RST-</td>
</tr>
<tr>
<td>BP_IO_4</td>
<td>P5.6</td>
</tr>
<tr>
<td>BP_SPI_CS_W</td>
<td>P2.2</td>
</tr>
<tr>
<td>BP_PWM_Out_1</td>
<td>P2.0 / TA1.1</td>
</tr>
<tr>
<td>BP_Analog_In_3</td>
<td>P6.0 / A0</td>
</tr>
<tr>
<td>BP_Analog_In_4</td>
<td>P6.1 / A1</td>
</tr>
<tr>
<td>BP_Analog_In_5</td>
<td>P6.2 / A2</td>
</tr>
<tr>
<td>BP_Analog_In_6</td>
<td>P6.3 / A3</td>
</tr>
<tr>
<td>BP_Analog_In_7</td>
<td>P6.4 / A4</td>
</tr>
<tr>
<td>BP_Analog_In_8</td>
<td>P6.7 / A7</td>
</tr>
<tr>
<td>BP_IO_9</td>
<td>P1.2</td>
</tr>
<tr>
<td>BP_IO_10</td>
<td>P1.3</td>
</tr>
<tr>
<td>BP_IO_5</td>
<td>P8.2</td>
</tr>
<tr>
<td>BP_IO_6</td>
<td>P3.5</td>
</tr>
<tr>
<td>BP_IO_7</td>
<td>P3.6</td>
</tr>
<tr>
<td>BP_IO_8</td>
<td>P3.7</td>
</tr>
<tr>
<td>BP_TC_1</td>
<td>P2.4 / TA2.1</td>
</tr>
<tr>
<td>BP_TC_2</td>
<td>P2.5 / TA2.2</td>
</tr>
<tr>
<td>BP_PWM_Out_2</td>
<td>P5.7 / TB0.1</td>
</tr>
<tr>
<td>BP_PWM_Out_3</td>
<td>P7.4 / TB0.2</td>
</tr>
<tr>
<td>BP_PWM_Out_4</td>
<td>P7.5 / TB0.3</td>
</tr>
<tr>
<td>BP_PWM_Out_5</td>
<td>P7.6 / TB0.4</td>
</tr>
</tbody>
</table>
2.3.5.2 JTAG Interface

The JTAG interface is used to program and debug the MSP430. 图12 shows the implemented design of the interface JTAG to the TIDA-00662 MCU.

![JTAG Interface Reference Design](image)

图12. JTAG Interface Reference Design

2.3.5.3 USB Interface

The TIDA-00662 provides a USB interface, so that, for instance the TIDA-00662 can be used as a CDC device. CDC interfaces generate a virtual COM port on the host. Therefore, the example application of the TIDA-00662 is designed to interface with a general-purpose terminal application.

2.3.5.3.1 USB Bootstrap Loader Button

Like the vast majority of MSP430 derivatives, the F5529 has an on-chip bootstrap loader (BSL). The BSL is a program which is in a protected location in the flash memory of the MCU that facilitates communication with an external host. Like tools with JTAG access, the BSL can read and write the flash memory of the MCU. But unlike JTAG tools, the BSL cannot be used to emulate code. The interface to the BSL is often a UART or sometimes I²C. On USB-equipped derivatives, the interface of the BSL is USB. In situations where JTAG access is not available, the BSL plays an important role in accessing the device.
For example, the BSL can be used to recover the device when something has corrupted the internal flash. The BSL is often used for products in the field, when there is no JTAG access. Because of its use in the field, the BSL is password-protected, which prevents unwanted access to proprietary application software. To serve its role in updating the MSP430 flash memory, the BSL must be invoked, meaning that execution must be transferred to it. This invocation can happen in a few different ways, but on the USB BSL, one way is to pull the PUR pin high immediately after a BOR reset.
2.3.5.3.2 Electrostatic Discharge Protection for USB

The TPD2E001 is a unidirectional electrostatic discharge (ESD) protection device with low capacitance (see 图 13). The device is constructed with a central ESD clamp that features two hiding diodes per line to reduce the capacitive loading. This central ESD clamp is also connected to VCC to provide protection for the VCC line. Each I/O line is rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 level 4 international standard. The low loading capacitance of the TPD2E001 makes it ideal for protecting high-speed signal terminals.

The TPD2E001 is a passive integrated circuit which activates whenever voltages above $V_{BR}$ or below the lower diodes $V_{\text{forward}}$ (~0.6 V) are present on the circuit being protected. During ESD events, voltages as high as ±15 kV can be directed to ground and VCC through the internal diode network. When the voltages on the protected lines fall below the trigger voltage of the TPD2E001 (usually within tenths of a nanosecond) the device reverts back to a high impedance state.

![图13. TPD2E001 ESD Protection](image)

2.3.6 Description of Analog Front End

The analog front end (AFE) implements the Z-Domain measurement (only one channel), as shown in 图 7. The impedance, which shall be measured, is connected to the TIDA-00662 through the terminal block (J1 or J2). The sinusoidal excitation signal is generated by the DSP and then converted to an analog signal by the DAC of the DSP. The signal is connected to the impedance through the reference resistor of the AFE. For further processing of the results, the measurement data is converted to digital by the ADC of the DSP. The measurement requires a voltage reference.
2.3.6.1 Analog I/O Functions of DSP

表 4 lists the inputs and outputs of the DSP and their functions which are used for the AFE.

表 4. Analog I/O Pin Functions of DSP

<table>
<thead>
<tr>
<th>DESIGNATOR</th>
<th>TYPE</th>
<th>PRIMARY FUNCTION</th>
<th>SECOND FUNCTION (OPTION)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOL</td>
<td>Output</td>
<td>Excitation signal channel 1</td>
<td>Excitation signal channel 2</td>
</tr>
<tr>
<td>LOR</td>
<td>Output</td>
<td>Excitation signal channel 2</td>
<td>Reference voltage output</td>
</tr>
<tr>
<td>IN2L</td>
<td>Input</td>
<td>Positive input channel 1</td>
<td>—</td>
</tr>
<tr>
<td>IN2R</td>
<td>Input</td>
<td>Negative input channel 1</td>
<td>—</td>
</tr>
<tr>
<td>IN3R</td>
<td>Input</td>
<td>Positive input channel 2</td>
<td>—</td>
</tr>
<tr>
<td>IN3L</td>
<td>Input</td>
<td>Negative input channel 2</td>
<td>—</td>
</tr>
<tr>
<td>REF</td>
<td>Output</td>
<td>Reference voltage output for filtering</td>
<td>—</td>
</tr>
</tbody>
</table>

2.3.6.2 Configuration Options of AFE

Based on the simple measurement setup (see 図 13) the AFE provides different hardware setups for the Z-Domain measurement, which can be configured by several jumpers. It is possible to evaluate the measurement of two impedances at the same time. The terminal blocks J1 and J2 are used to connect the impedances with the measurement channels 1 and 2.

2.3.6.2.1 Selection of Reference Resistor

A set of jumpers allows the user to select the reference resistor for the measurement of each channel. Furthermore, an external resistor can be connected to the sensor connectors J1 and J2. The resistor selection consists of the two fixed resistors R102 and R103, with the values of 100 kΩ and 200 kΩ. There is also additional space for the THT resistor R101, which is not fixed and can be selected by the user. The same applies to the resistor selection of connector J2 (see 図 14).

図 14. Reference Resistor Selection Channel 1

表 5. Resistance Values of AFE Resistor Selection

<table>
<thead>
<tr>
<th>JUMPER</th>
<th>RESISTANCE VALUE</th>
</tr>
</thead>
<tbody>
<tr>
<td>JP11 / JP21</td>
<td>THT Resistor, selected by the user</td>
</tr>
<tr>
<td>JP12 / JP22</td>
<td>100 kΩ</td>
</tr>
<tr>
<td>JP13 / JP23</td>
<td>200 kΩ</td>
</tr>
</tbody>
</table>
2.3.6.2.2 Voltage Reference Selection

The voltage reference of the Z-Domain measurement method can be selected between the reference voltage $V_{\text{Ref}}$ and the DC output of LOR (see 図15). If the jumper JP31 is set to position 1-2, $V_{\text{Ref}}$ generated by the Ref output of the TLV320AIC3254, is selected as reference voltage. If the position is changed to 2-3, the signal LOR is used as reference voltage. The selection applies to both channels.

![Voltage Reference Selection](image)

**図15. Voltage Reference Selection**

The TLV320AIC3254 has a built-in bandgap used to generate reference voltage $V_{\text{REF}}$ of the device. To achieve high SNR, the reference voltage on REF should be filtered using an external capacitor (minimum 1 µF) from REF terminal to ground. Because it is not allowed to connect loads to the REF terminal, an amplifier circuit is used to generate the reference voltage of the TIDA-00662 (see 図16).

![Reference Voltage Output for Filtering](image)

**図16. Reference Voltage Output for Filtering**
2.3.6.2.3 Single and Dual Excitation Selection

The AFE provides two different excitation modes. In single channel configuration the two channels are excited by a separate signal. For this configuration the jumper JP32 must be set to position 2-3. In this case the impedance C1 is excited by LOL and the impedance C2 is excited by LOR. This mode is only available if the jumper JP31 is in position 1-2, so that not LOR, but $V_{\text{Ref}}$ is used as the reference voltage. In the dual channel mode both impedances, C1 and C2, are excited by LOL. To use this mode the jumper position of JP32 has to be changed to the pins 1-2 (see 图 17).

![Single and Dual Excitation Selection](image.png)

**図 17. Single and Dual Excitation Selection**

2.3.6.2.4 AFE Voltage Reference and Excitation Selections

<table>
<thead>
<tr>
<th>DESCRIPTION</th>
<th>JP31</th>
<th>JP32</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{Ref}}$ is used as voltage reference</td>
<td>1-2</td>
<td>1-2</td>
</tr>
<tr>
<td>Both channels are excited by LOL</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{\text{Ref}}$ is used as voltage reference</td>
<td>1-2</td>
<td>2-3</td>
</tr>
<tr>
<td>Channel 1 is excited by LOL</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Channel 2 is excited by LOR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LOR is used as voltage reference</td>
<td>2-3</td>
<td>1-2</td>
</tr>
<tr>
<td>Both channels are excited by LOL</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Jumper combination is not allowed</td>
<td>2-3</td>
<td>2-3</td>
</tr>
</tbody>
</table>
2.3.7 Power Supply

All sub-components of the TIDA-00662 can be powered from a single +3.3 V-supply rail. There are three different voltage sources provided by the evaluation module. Through the power supply jumper selection, the user can choose between the JTAG debugger (+3.3 V), another connected BoosterPack (+3.3 V), and the USB interface (+5 V). If the USB serves as the power source, a TPS73633 LDO is used to generate the appropriate +3.3 V supply from the +5 V. The integrated LDOs of the TLV320AIC3254 ensure that the digital and analog parts are supplied with +1.8 V. If the power source is selected and a jumper is set on the respective header, the glowing power LED indicates that the TIDA-00662 is supplied. 図 18 shows an overview of the power distribution concept.

![Power Distribution Concept](image)

図 18. Power Distribution Concept

JP1 provides an easy way of measuring the current of the TIDA-00662, using a standard current probe. Therefore, the header must be connected with a conductor, which can be enclosed by the current probe. Either a jumper or a conductor must be plugged on the header JP1 to power the TIDA-00662. 図 19, 図 20 and 図 21 show the different power options of the TIDA-00662 and their respective jumper positions.

2.3.7.1 JTAG as Power Source

If the jumper JP53 is in the position 1-2, the supply output of the JTAG debugger is connected to the TIDA-00662, so the JTAG is the power source of the evaluation board. If the PCB is powered by another source the jumper JP53 should be set to position 2-3, so that the \( V_{CC} \) target of the JTAG debugger is connected. \( V_{CC} \) target is an input line of the debugger, which is used to sense the level of the JTAG signals. If required, the levels of the sensed lines are adjusted, so they do not exceed or fall below the voltage range specification (see 図 19).
図 19. JTAG as Voltage Source
2.3.7.2 BoosterPack as Power Source

If a connected BoosterPack or LaunchPad is used as a power source, it is necessary to install the jumper JP52 (see 図 20).

![Diagram](image1.png)

**図 20. BoosterPack Connector as Voltage Source**

2.3.7.3 USB as Power Source

The jumper JP51 must be installed if the USB is selected as the power source. The +5 V voltage is converted +3.3 V by the LDO. If another BoosterPack is connected to the TIDA-00662 and the USB interface is chosen as the power source, it is possible to power the BoosterPack as a stand alone system using the +3.3 V and +5 V supply outputs. If so, jumpers must be plugged on the headers JP52 and JP2, too (see 図 21).

![Diagram](image2.png)

**図 21. USB as Voltage Source**

表 7 lists the power supply jumper positions.

<table>
<thead>
<tr>
<th>VOLTAG SOURCE</th>
<th>JP51</th>
<th>JP52</th>
<th>JP53</th>
<th>JP2</th>
<th>JP1</th>
</tr>
</thead>
<tbody>
<tr>
<td>JTAG</td>
<td>Open</td>
<td>Open</td>
<td>1-2</td>
<td>Open</td>
<td>Installed</td>
</tr>
<tr>
<td>BoosterPack</td>
<td>Open</td>
<td>Installed</td>
<td>2-3</td>
<td>Open</td>
<td>Installed</td>
</tr>
<tr>
<td>USB</td>
<td>Installed</td>
<td>Installed</td>
<td>2-3</td>
<td>Installed</td>
<td>Installed</td>
</tr>
</tbody>
</table>
3 Hardware, Software, Testing Requirements, and Test Results

3.1 Required Hardware and Software

3.1.1 Hardware

1. Check that the jumpers are in the right default position. 表 8 shows the necessary settings of the jumpers for starting the example code. The positions can be compared to the jumper positions in 图 22, also.

表 8. Default Jumper Positions

<table>
<thead>
<tr>
<th>DESIGNATOR</th>
<th>DEFAULT POSITION</th>
<th>DESCRIPTION</th>
<th>SELECTED FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>JP1</td>
<td>Installed</td>
<td>Current measurement</td>
<td>Must always be installed to power the board</td>
</tr>
<tr>
<td>JP2</td>
<td>Open</td>
<td>+5-V BoosterPack connect</td>
<td>—</td>
</tr>
<tr>
<td>JP11</td>
<td>Open</td>
<td>R1x connect</td>
<td>—</td>
</tr>
<tr>
<td>JP12</td>
<td>Open</td>
<td>R11 connect</td>
<td>—</td>
</tr>
<tr>
<td>JP13</td>
<td>Installed</td>
<td>R12 connect</td>
<td>200-kΩ reference resistor</td>
</tr>
<tr>
<td>JP21</td>
<td>Open</td>
<td>R2x connect</td>
<td>—</td>
</tr>
<tr>
<td>JP22</td>
<td>Open</td>
<td>R21 connect</td>
<td>—</td>
</tr>
<tr>
<td>JP23</td>
<td>Installed</td>
<td>R22 connect</td>
<td>200-kΩ reference resistor</td>
</tr>
<tr>
<td>JP31</td>
<td>1-2</td>
<td>Voltage reference selection</td>
<td>V_{Ref} selected as voltage reference</td>
</tr>
<tr>
<td>JP32</td>
<td>2-3</td>
<td>Single and dual channel selection</td>
<td>Dual channel selected</td>
</tr>
<tr>
<td>JP51</td>
<td>Installed</td>
<td>+3.3-V source selection-USB</td>
<td>USB selected as power source</td>
</tr>
<tr>
<td>JP52</td>
<td>Open</td>
<td>+3.3-V source selection-BoosterPack</td>
<td>—</td>
</tr>
<tr>
<td>JP53</td>
<td>2-3</td>
<td>+3.3-V source selection-JTAG</td>
<td>JTAG V_{CC}_Sense</td>
</tr>
</tbody>
</table>
表 8. Default Jumper Positions (continued)

<table>
<thead>
<tr>
<th>DESIGNATOR</th>
<th>DEFAULT POSITION</th>
<th>DESCRIPTION</th>
<th>SELECTED FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>JP61</td>
<td>2-3</td>
<td>SPI/I²C Selection between /SS and SCL</td>
<td>I²C: SCL selected</td>
</tr>
<tr>
<td>JP62</td>
<td>2-3</td>
<td>SPI/I²C Selection between MOSI and SDA</td>
<td>I²C: SDA selected</td>
</tr>
<tr>
<td>JP63</td>
<td>2-3</td>
<td>SPI/I²C Selection between +3.3 V and GND</td>
<td>I²C selected (connected to GND)</td>
</tr>
</tbody>
</table>

2. Connect the capacitive sensor element with a capacitance of 50 to 150 pF to channel 1 of the TIDA-00662. The element must be connected to the pins 1 (V<sub>REF</sub>) and 2 (operational amplifier, connected to analog input pin IN2_L of the AIC3254), which are the left and the middle pins of the terminal block J1.

3. Connect the USB to the TIDA-00662 to power the evaluation board.

3.1.2 Software

3.1.2.1 Software Setup

1. Ensure to complete the steps in 3.
2. Install the Code Composer Studio™ (CCS) software. For the development of the sample code, version 6.1.2.00015 was used.
3. If not done already, connect the TIDA-00662 to the USB (additional power supply options are described in 2.3.7).
4. The following procedure applies when using a Windows® operating system. After connecting to the PC, the TIDA-00662 should be recognized automatically as a USB device called MSP430-USB Example, without a valid driver (see 図 23).

5. To use the sample code delivering measured values instantly to a terminal program (for example, Putty) users must install the USB drivers provided with the CCS-Project. With these drivers the TIDA-00662 is recognized as a Communication Device Class (CDC), which generates a virtual COM-port. To do so, follow this excerpt of TI's examples guide MSP430 USB API Stack (pages 20 to 29).

![Driver Not Available](image)

図 23. Driver Not Available

3.1.2.1.1 CDC Interfaces on Windows: INF Files and Device Installation

On the Linux® and MacOS®, CDC interfaces load silently, meaning no user action is required; a COM port simply becomes available. The same is true for HID and MSC interfaces on the Windows, Linux, and MacOS. However, the first time a particular device containing a CDC interface is attached to Windows, a device installation process is required. All Windows drivers require an INF file to associate the binaries of a driver with a given device. For the HID and MSC drivers, these INF files are contained within the Windows installation. For the CDC driver, unfortunately it is not, which means it must be provided somehow by the user.
The USB Descriptor Tool of the MSP430 generates the INF file, customized for the exact interface set of
the device and VID/PID. Each example contains a TI signed INF file along with the catalog file, in the
\USB_config directory. Steps for installing this INF file on Windows 7, and Windows 8 are described in
the following sub-sections. But first, the concept of driver signing must be addressed.

3.1.2.1.1 INF Signing

Microsoft® requires device drivers be signed. Signing requires submission to Microsoft. Although the CDC
driver binaries (usbser.sys) are native to Windows and are not changed by the OEM, the INF file contains
the VID and PID for the product of the vendor, which does change. Microsoft interprets this VID/PID
change as a custom driver and requires it be re-signed. Since each OEM is intended to have a slightly
different INF file (with its own VID/PID), it’s difficult for TI to solve this problem for its customers.

If the INF file has not been signed, Windows 7 still accepts it, after the user approves the installation of an
unsigned driver. Windows 8 does not accept it, unless the user has taken special, unusual actions to allow
it, described in 3.1.2.1.1.3. The result of the signing process is a CAT file. Including this file in the same
directory as the INF file and referencing it within the INF file causes Windows to bypass asking the user to
approve installation of an unsigned driver.

3.1.2.1.1.2 Installing a CDC Interface on Windows 7

When users build and run a CDC example for the first time, Windows 7 does not display a dialog box for
installing the INF file. Instead, a bubble in the system tray may appear, indicating that drivers were not
installed.

1. To install the INF file, launch the Device Manager. The USB CDC examples appear in the Device
Manager as MSP430-USB Example. If a driver is not properly installed, it appears with a yellow
exclamation point on its icon, sometimes referred to as a yellow bang. Right-click on that item (see 图
24).

2. From the resulting contextual menu, select Update Driver Software (see 图 25).
図 25. Update Driver Software Option
3. Choose the **Browse My Computer for Driver Software** option (see **图26**).

![Update Driver Software Window](image)

**图26. Update Driver Software Window**

4. Navigate to the `USB_config` directory for the CDC example in question (see **图27**). Be sure to select the right folder for the example. Then, click the **OK** button.

![Project Content With USB_Config](image)

**图27. Project Content With USB_Config**
5. Windows 7 displays the Windows Security message shown in [図 28]. Click the Install button.

![Windows Security Dialog Box]

図 28. Windows Security Dialog Box

The Device Manager now shows the device without the yellow exclamation point icon, with an assigned COM port number (see [図 29]).

![Device Manager With Fully-Installed CDC Interface]

図 29. Device Manager With Fully-Installed CDC Interface

注: If the Device Manager lists the COM port as anything greater than nine, verify that the general purpose terminal application such as HyperTerminal® being used supports COM ports greater than nine.
3.1.2.1.1.3 Installing a CDC Interface on Windows 8

Unlike Windows 7, which allows installation of an unsigned driver (or INF file) if the user grants permission, Windows 8 does not, under normal conditions. However, in implementing this restriction, Microsoft still provided a means of turning it off to allow driver development, because a driver can not be signed until after it is completed. Under normal conditions, attaching a device with a CDC interface, for which no signed INF was pre-installed, results in this dialog box shown in 图30.

图30. Windows 8 Response to Attaching CDC Device, Without Pre-Installed Signed INF

The solution Microsoft provides is a relatively hidden means of disabling enforcement of driver signage. The disabling is effective until the next reboot. The device/INF can be installed during that boot session and then during subsequent boot sessions, Windows 8 sees the installed driver and does not generate the dialog box previously shown. To enable this mode:

1. Simultaneously press the Windows key and R key to launch the Run window.
2. Type shutdown.exe /r /o /f /t 00 in the Open field, then press the OK button (see 图31). A reboot occurs and the advanced startup menu is displayed (see 图32).

图31. Step 1: Disable Windows 8 Driver Enforcement
図 32. Step 2: Disable Windows 8 Driver Enforcement
3. Select Troubleshoot → Advanced Options → Startup Settings.

4. Select the Restart button in the bottom right corner and wait for the reboot.

5. When the computer restarts, select the option Disable driver signature enforcement.
6. When the driver finally boots into the operating system, users can manually install the unsigned driver. The message in 图 36 appears, select the Install this driver software anyway option.

![Windows Security]

图 36. Install Driver After Disabling Enforcement

The disabling lasts for one boot session. In the next reboot, enforcement of driver signage resumes.

3.1.2.1.1.4 Using Caution When Changing VIDs/PIDs

When running the examples, it is recommended to not change the VIDs/PIDs (configured in descriptors.h with the Descriptor Tool). This recommendation allows the USB host to properly keep track of the device information associated with each VID/PID. If the host PC encounters a VID/PID it has seen previously, it assumes the descriptor set has not changed. If the descriptor set has in fact changed, the host gets confused. In the event you decide to create your own USB programs, a group of PIDs is provided for you to assign to them. This is the User experimentation area, at the bottom of the table. If you change USB descriptors during your development, be sure to use a new PID, to ensure that the host saves new information for that VID/PID. For a complete discussion on how USB VIDs/PIDs work, see the Programmer's Guide.

In each example, the VID is the one owned by TI MSP430: 0x2047. Some PIDs are shared by multiple examples which all share the same set of USB interfaces and descriptor sets. For example, all single-interface CDC examples use PID 0x0300. Other examples have unique PIDs. Each HID-Traditional example has a unique PID, because each has a different HID report format. Similarly, the MSC examples have unique PIDs, not necessarily because of different USB descriptors, but because the host may choose to record information about the storage volume of the device, which is different between the examples. If there is any doubt, it is always safest to provide a unique VID/PID to the host from the User experimentation area. This VID/PID is a set of 30 PIDs that neither TI nor anyone to whom we license our VID (through our VID-sharing program (see http://www.ti.com/msp430usb) ever uses for a product. As such, there should be no risk that these PIDs have been encountered by any host machine unless its owner or developer was the one who caused it.
3.1.2.2 Display Measured Values

1. Install and open PuTTY.
2. Select Connection type: Serial (see 3.7).
3. Enter Serial line: COM**. Users can find which COM-port is used in the Windows Device Manager – Ports (COM and LPT). See TI’s Examples Guide: MSP430 USB API Stack.
4. The baud rate, start and stop bits, and flow control settings on the host software do not matter. This COM port is a virtual one and there is no actual UART to configure these settings on. The host operating system allows the user to configure them, but it will not have any effect on these examples.
5. Click the Open button.

![PuTTY Configuration]

3.7. PuTTY Configuration

3.2 Test Setup

The test setup of the capacitance measurement with the TIDA-00662 is similar to the description in 3.1.1:

- The USB is used for the data output and serves as power source.
- I²C is selected for the communication between the AIC3254 and the MSP430.
- The excitation mode is set to dual channel mode by the jumpers.
- V_REF is selected as voltage reference by the jumpers.
- The used reference resistor is 200 kΩ.
- Channel 1 is selected to measure the test capacitances.
- The excitation is a 12-kHz sine signal from the LOL output of the AIC3254.
- The sampling rate is set to 48 kHz.
- Each measurement includes 48 samples.

The TIDA-00662 is connected through micro USB to the PC, where the measurement results are shown on an installed USB terminal (PuTTY). To qualify the measurement results, reference measurements of the capacitances have been captured with the LCR-meter GW Instek LCR-6100.

The calibration of the phase offset and the capacitances is necessary before the test measurement can be started:
1. Measure the phase offset by shorting the reference resistance (pin 2 and pin 3 of terminal Block J1).
2. Connect the first capacitance to channel one. On the USB terminal, the input value can be entered and the respective measurement result is saved ($C_{\text{Input1}}, C_{\text{Meas1}}$).
3. Repeat the same procedure with the second capacitance ($C_{\text{Input2}}, C_{\text{Meas2}}$).

Once the calibration values are captured and saved, the measurement starts and the capacitances within the calibration range are tested. In order to correct the measurement values, the MSP430 performs a two-point calibration with the saved values of the calibration using Equation 1:

$$C_{\text{Corrected}} = C_{\text{Input1}} + \frac{C_{\text{Input2}} - C_{\text{Input1}}}{C_{\text{Meas2}} - C_{\text{Meas1}}} \times (C_{\text{Measured}} - C_{\text{Meas1}})$$  

(1)
3.3 Test Data

The TIDA-00662 is tested with capacitances from 0 to 150 pF. Two test series were made with two different calibration ranges. The first one includes the area from approximately 5 to 80 pF and the second one from to 75 to 150 pF.

The following figures show the test results, including the measurement characteristic, the absolute deviation, and a selection of histograms for each of the two different measurements. The bigger the calibration range, the greater the absolute deviation becomes. Therefore, the values of the capacitances for the calibration should be adapted specifically to the respective application to get the best measurement results.

3.3.1 Calibration Range: 5 to 80 pF

![Graph 38. Measurement Characteristic 1](image1.png)

![Graph 39. Absolute Error 1](image2.png)

![Graph 40. Histogram Value of 5.16 pF](image3.png)

![Graph 41. Histogram Value of 30.52 pF](image4.png)
### 3.3.2 Calibration Range: 75 to 150 pF

#### 图 42. Histogram Value of 53.58 pF

#### 图 43. Histogram Value of 73.21 pF

#### 图 44. Measurement Characteristic 2

#### 图 45. Absolute Error 2
図 46. Histogram Value of 84.127 pF
図 47. Histogram Value of 99.063 pF
図 48. Histogram Value of 122.167 pF
図 49. Histogram Value of 152.105 pF
4 Design Files

4.1 Schematics
To download the schematics, see the design files at TIDA-00662.

4.2 Bill of Materials
To download the bill of materials (BOM), see the design files at TIDA-00662.

4.3 PCB Layout Recommendations

4.3.1 Layout Prints
To download the layer plots, see the design files at TIDA-00662.

4.4 Altium Project
To download the Altium project files, see the design files at TIDA-00662.

4.5 Gerber Files
To download the Gerber files, see the design files at TIDA-00662.

4.6 Assembly Drawings
To download the assembly drawings, see the design files at TIDA-00662.

5 Software Files
To download the software files, see the design files at TIDA-00662.

6 Related Documentation
2. Texas Instruments, TLV320AIC3254 Ultra Low Power Stereo Audio Codec with Embedded miniDSP, TLV320AIC3254 Datasheet (SLAS549)
3. Texas Instruments, TLV320AIC3254 Application Reference Guide (SLAA408)
4. Texas Instruments, MSP430F552x, MSP430F551x Mixed Signal Microcontroller, Datasheet (SLAS590)
5. Texas Instruments, MSP430x5xx and MSP430x6xx Family User’s Guide (SLAU208)
6. Texas Instruments, Starting a USB Design Using MSP430™ MCUs, Application Report (SLAA457)
7. Texas Instruments, TPD2E001 Low-Capacitance 2-Channel ESD-Protection for High-Speed Data Interfaces, TPD2E001 Datasheet (SLLS684)
9. Texas Instruments, Voltage-Reference Filters, Application Note (SBVA002)
10. Texas Instruments, Field Transmitters and Process Instrumentation Solution Guide (SLYY043)
6.1 商標
BoosterPack, LaunchPad, MSP430, Code Composer Studio are trademarks of Texas Instruments.
MacOS is a registered trademark of Apple, Inc.
HyperTerminal is a registered trademark of Hilgraeve, Inc.
Linux is a registered trademark of Linus Torvalds.
Windows, Microsoft are registered trademarks of Microsoft Corporation.

7 About the Authors

NewTec is a leading design house providing customized system and product solutions in medical
technology, industrial systems, automotive & transportation: NewTec provides guidance to its customers
throughout the product life cycle. The team of experts develops electronic products from the conceptual
idea to industrialization, including licensing.

Founded in 1986, NewTec looks back on more than three decades of project experience in developing
complex hardware and software systems with a focus on functional safety and embedded security.
NewTec aims to ensure the safety-relevant functionality of a system at all times as well as to protect
embedded systems from sabotage attacks and manipulations from the outside. Today, NewTec has more
than 160 employees at four locations in Pfaffenhofen/Roth, Freiburg, Mannheim, Friedrichshafen and
Bremen. For more information about NewTec, visit www.newtec.de.

THOMAS MACK is the head of Product Development and a senior safety engineer at NewTec, where he
is responsible for the development of highly reliable safety electronic products. Thomas brings to his role
his extensive experience in digital design expertise and functional safety in different areas. Thomas
earned his diploma in communications engineering from the University of Applied Sciences in Ulm,
Germany and his master of business administration from the University of Applied Sciences in Neu-Ulm,
Germany.

ANDREAS BUFE is a system architect and hardware engineer at NewTec, where he is responsible for
the design and development high-tech electronics solutions. Andreas brings to his role his extensive
experience in analog sensors, embedded systems and digital signal processing design expertise. Andreas
earned his master of science (M.Sc.) in information technology from the University of Applied Sciences in
Mannheim, Germany.
<table>
<thead>
<tr>
<th>2016年8月発行のものから更新</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• プレビュー・デザインから 変更</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Revision A (November 2016) から Revision B に変更</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>• 現行のデザイン・ガイド・テンプレートに合わせて構造を 変更</td>
<td>1</td>
</tr>
<tr>
<td>• 3.2: Test Setup 追加</td>
<td>39</td>
</tr>
<tr>
<td>• 3.3: Test Data with new results and graphs 変更</td>
<td>41</td>
</tr>
<tr>
<td>• NewTec information in 7 追加</td>
<td>45</td>
</tr>
<tr>
<td>• Thomas Mack to 7 追加</td>
<td>45</td>
</tr>
</tbody>
</table>

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

Revision History

46  Revision History  JAJU331B–August 2016–Revised August 2017

TIDUBV9 翻訳版 — 最新の英語版資料 http://www-s.ti.com/sc/techlit/TIDUBV9
Copyright © 2016-2017, Texas Instruments Incorporated
Texas Instruments Incorporated（"TI"）の技術、アプリケーションその他設計に関する助言、サービスまたは情報は、TI製品を組み込んだアプリケーションを開発する設計者に役立つことを目的として提供するものです。これにはリファレンス設計や、評価モジュールに関する資料が含まれますが、これらに限られません。以下、これらを総称して「TIリソース」と呼びます。いかなる方法であっても、これらのリソースをここに記載された目的以外の使用、またはこれらのリソースに含まれる製品を組み込んだアプリケーションを開発する設計者に役立つことを目的として提供するものです。これにはリファレンス設計や、評価モジュールに関係する資料が含まれますが、これらに限られません。以下、これらを総称して「TIリソース」と呼びます。いかなる方法であっても、これらのリソースをここに記載された目的以外の使用、またはこれらのリソースに含まれる製品を組み込んだアプリケーションを開発する設計者に役立つことを目的として提供するものです。これにはリファレンス設計や、評価モジュールに関係する資料が含まれますが、これらに限られません。以下、これらを総称して「TIリソース」と呼びます。