480W、薄型(17mm未満)、94%効率、高速過渡応答のAC/DC SMPSのリファレンス・デザイン

概要
この薄型で、高速過渡応答のAC/DC SMPSのリファレンス・デザインは、UCC28063Aをベースとするフロントエンド、2フェーズのインターリーブ遷移モード(TM)力率補正(PFC)によって構成され、PFCインダクタの寸法を最小化できるほか、電磁気干渉(EMI)フィルタの要件を低減できます。UCC256303ヒステリシス制御ハイブリッドLLCコントローラは、HB-LLC絶縁DC/DC段を制御し、高速な過渡応答を保証するため、PFCバックおよび出力コンデンサを小型化できます。PFC段での位相シェディングと、LLC段での高度なバースト・モード機能により、軽負荷状況で高効率を実現できます(230V AC)。UCC24612マルチモード同期整流コントローラは、比例ゲート駆動を確立し、LLC段の出力整流器における伝導損失を減らすことで、高効率のデザインを実現します。

特長
- 薄型(高さ17mm未満)、PCBの外形185mm×110mmで、容積の制限されるアプリケーションに適切
- 全負荷効率93.3%超(230V AC)、91.1%超(115V AC)、ピーク効率94.1% (230V AC)および92% (115V AC)により、80+ Platinum標準に準拠
- PFC段の位相シェディング機能と、LLC段の高度なバースト・モード機能により、軽負荷状況で高効率を実現: 5%負荷で84%超(230V AC)、82%超(115V AC)
- LLCコントローラのZCS回避機能とOVPセンシング機能により堅牢性が向上し、システムを過電流、短絡、過電圧から保護して安全性を保証
- 0.99を上回る高い力率で、PFC規制およびIEC 61000-3-2 Class Aの電流THD規格に準拠
- EN55011 Class B伝導放射標準を満たす設計

アプリケーション
- 産業用AC/DC
- コンシューマ用AC/DC
- DINレール用の電源
- 医療用電源
- バッテリ充電器

リソース
TIDA-01495
UCC28063A
UCC256303
UCC24612
CSD19501KCS
TL431A
UCC28880
UCC27524

https://www-s.ti.com/sc/techlit/TIDUDW0
Copyright © 2018, Texas Instruments Incorporated
1 System Description

This reference design is a thin-profile, 480-W, high-efficiency AC/DC power supply for use in space-constrained, high-power-density applications. The design consists of a two-phase-interleaved, critical conduction mode (CrCM) PFC converter, which operates from an input voltage range of 85-V to 265-V AC RMS and generates a 390-V DC bus. The second stage comprises an isolated half-bridge (HB) LLC stage, which generates a 24-V, 20-A nominal output. This design demonstrates high-efficiency operation in a small form factor (185 × 110 × 17 mm) and delivers a continuous 480 W of power over the entire input operating voltage range from 85-V to 265-V AC. The design shows an efficiency greater than 93% for 230-V AC nominal operation and 91% for 115-V AC nominal operation.

The UCC28063A PFC integrated circuit (IC) controls the interleaved CrCM PFC stage. Interleaved critical conduction mode (CrCM) and continuous conduction mode (CCM) are the two popular topologies for PFC applications with greater than 300-W output power. CrCM PFC has the advantage of minimizing the turnon losses on the PFC MOSFET and eliminates the reverse recovery on the boost diode to reduce losses. CrCM PFC also has a much smaller inductor value than the CCM PFC. The reduced boost inductor value helps to develop the low-profile magnets necessary for meeting the thin-profile requirement in the design. By interleaving two CrCM power stages, the effective input ripple current is reduced and helps to minimize the EMI filter requirement. The HB-LLC power stage is controlled through the stage of the art UCC256303 resonant controller which implements current mode control for increased control bandwidth. This increased control bandwidth reduces the PFC bulk and output capacitors required to suppress the AC ripple on the output. To achieve high efficiency, the output of the LLC stage uses synchronous rectification based on the UCC24612 device and the CSD19501KCS MOSFET.

The design has low standby power of < 400 mW and meets ENERGY STAR rating requirements as well as 2013 EU eco-design directive ErP Lot 6. The EMI filter is designed to meet EN55011 class-B conducted emission levels. The design is fully tested and validated for various parameters such as regulation, efficiency, EMI signature, output ripple, start-up, and switching stresses. Overall, the design meets the key challenges of industrial power supplies to provide safe and reliable power with all protections built-in, while delivering high performance with low power consumption and low bill-of-material (BOM) cost.
# 1.1 Key System Specifications

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>INPUT CONDITIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input voltage</td>
<td>$V_{INAC}$</td>
<td></td>
<td>85</td>
<td>230</td>
<td>265</td>
<td>V AC</td>
</tr>
<tr>
<td>Frequency</td>
<td>$f_{LINE}$</td>
<td></td>
<td>47</td>
<td>50</td>
<td>63</td>
<td>Hz</td>
</tr>
<tr>
<td>No load power</td>
<td>PSB</td>
<td></td>
<td>400</td>
<td></td>
<td></td>
<td>mW</td>
</tr>
<tr>
<td><strong>OUTPUT CONDITIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output voltage</td>
<td></td>
<td></td>
<td></td>
<td>24</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Output current</td>
<td></td>
<td></td>
<td></td>
<td>20</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Line regulation</td>
<td>Both current and voltage</td>
<td></td>
<td></td>
<td>0.5%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Load regulation</td>
<td>Both current and voltage</td>
<td></td>
<td></td>
<td>1%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output voltage ripple</td>
<td>Peak to peak</td>
<td></td>
<td></td>
<td>200</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Output power (nominal)</td>
<td>$P_O$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>480 W</td>
</tr>
<tr>
<td><strong>SYSTEM CHARACTERISTICS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Efficiency</td>
<td>$\eta$</td>
<td>$V_{IN} = 230\text{-V AC}_{\text{RMS}}$ and full load at 24-V output</td>
<td></td>
<td></td>
<td></td>
<td>93.5%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{IN} = 115\text{-AC}_{\text{RMS}}$ and 230-W load at 24-V output</td>
<td></td>
<td></td>
<td></td>
<td>91.4%</td>
</tr>
<tr>
<td>Protections</td>
<td>Output overcurrent</td>
<td></td>
<td></td>
<td>25</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td></td>
<td>Output overvoltage</td>
<td></td>
<td></td>
<td>30</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Operating ambient</td>
<td>Open frame</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>−10 to 55 °C</td>
</tr>
<tr>
<td>Standards and norms</td>
<td>Power line harmonics</td>
<td></td>
<td></td>
<td>As per EN55011 / EN55022 Class B</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Conducted emissions</td>
<td></td>
<td></td>
<td>EN55022 Class B</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>EFT</td>
<td></td>
<td></td>
<td>As per IEC-61000-4-4</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Surge</td>
<td></td>
<td></td>
<td>As per IEC-61000-4-5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Board form factor (FR4 material, two-layer)</td>
<td>Length × breadth × height</td>
<td></td>
<td></td>
<td>180 mm × 110 mm × 17 mm</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
## System Overview

### 2 System Overview

#### 2.1 Block Diagram

![Block Diagram](image)

### 2.2 Highlighted Products

#### 2.2.1 UCC28063A

The UCC28063A is a two-phase, naturally-interleaved, transient-mode power factor correction (PFC) controller for implementing a high-efficiency, low-component-count, front-end AC/DC PFC stage. The two-phase interleaved power stage reduces the filter requirements for input current ripple electromagnetic interference (EMI).

The natural interleaving technique of the UCC28063A ensures that both phases operate at high efficiency while synchronized to the same switching frequency. The integrated brownout and dropout handling feature, the inrush-safe current limiting feature combined with the overvoltage protection, and the overcurrent protection feature increase the robustness of the PFC stage.

#### 2.2.2 UCC256303

Series resonant converters like LLC are one of the most widely used topologies for implementing medium-to-high power isolated DC/DC power stages in consumer and industrial power supplies. LLC resonant converters are quite popular due to their ability to achieve soft-switching (ZVS turnon) for high-voltage MOSFETs, thereby improving the overall efficiency of a system.

The UCC256303 has a unique, hybrid hysteretic control that provides excellent line and load transient response, minimizing the requirement for output filter capacitors. The wide frequency range of the device can be used to reduce the PFC bulk capacitor required to meet the holdup time requirement in the industrial power supplies. With the integrated high-voltage gate drive, X-Cap discharge function, and additional output overvoltage protection, the UCC256303 reduces the amount of external discreet components required to implement a high-efficiency industrial power supply.
2.2.3 **UCC24612-2**

The UCC24612-2 is a multi-mode synchronous rectifier controller for active clamp flyback and LLC applications. Along with its 4-A sink and 1-A source capability, this device has a proportional gate drive, which helps when using this synchronous rectifier in LLC applications where the system can operate far above the resonant frequency. The adaptive off-time feature adds robustness to the synchronous rectifier by preventing false triggering.

2.2.4 **CSD19501KCS**

The CSD19501KCS is an 80-V NexFET™ power MOSFET, with 5.5-mΩ resistance and 38-nC gate charge. In this reference design, the CSD19501KCS is used as the synchronous field-effect transistor (FET) to lower the losses in the output stage of the LLC converter.

2.3 **System Design Theory**

This reference design provides a universal AC mains-powered, 480-W nominal output at 24 V and 20 A. This design comprises a front-end AC/DC PFC power stage followed by an isolated DC/DC LLC power stage.

2.3.1 **PFC Regulator Stage Design**

For high power levels such as 500 W, either the single-phase CCM PFC or interleaved CrCM PFC is the preferred topology for implementing PFC. Interleaved CrCM PFC offers certain advantages at these power levels because it ensures valley switching for the PFC MOSFET and ZCS turnoff diode, which reduces the losses in the PFC stage. Cheaper diodes can be used because the PFC diode does not have a hard turnoff. CrCM PFC requires a smaller PFC inductor. By interleaving two CrCM power stages, the overall input ripple current is also reduced. Alternatively, CCM PFC requires a larger inductor and is not very effective in low-profile designs.

This reference design uses the UCC28063A-based interleaved CrCM PFC. The following subsections detail the design process and component selection.

2.3.1.1 **Design Parameters**

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>INPUT</td>
<td>V_IN</td>
<td>85</td>
<td>265</td>
<td>V AC</td>
<td></td>
</tr>
<tr>
<td></td>
<td>f_LINE</td>
<td>47</td>
<td>63</td>
<td>Hz</td>
<td></td>
</tr>
<tr>
<td>OUTPUT</td>
<td>V_OUT</td>
<td>397</td>
<td>V DC</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>P_OUT(nom)</td>
<td>500</td>
<td>W</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Line regulation</td>
<td>5%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Load regulation</td>
<td>5%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PF</td>
<td>0.99</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>η</td>
<td>97.3%</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>iTTHD</td>
<td>5%</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### 2.3.1.2 Input Current Calculations

The input fuse, bridge rectifier, and input capacitor are selected based on the input current calculations. First, determine the maximum average output current, \( I_{\text{OUT(max)}} \):

\[
I_{\text{OUT(max)}} = \frac{P_{\text{OUT(max)}}}{V_{\text{OUT(max)}}}
\]  
(1)

\[
I_{\text{OUT(max)}} = \frac{500}{390} = 1.28 \text{ A}
\]  
(2)

Calculate the maximum input root mean square (RMS) for the line current, \( I_{\text{INrms(max)}} \), using the parameters from the *Key System Specifications* and the initial assumptions of the efficiency and power factor:

\[
I_{\text{INrms(max)}} = \frac{P_{\text{OUT(max)}}}{\eta \times V_{\text{IN(min)}} \times PF}
\]  
(3)

\[
I_{\text{INrms(max)}} = \frac{500}{0.94 \times 85 \times 0.99} = 6.32 \text{ A}
\]  
(4)

### 2.3.1.3 Boost Inductor

Calculate the boost inductor using the minimum input voltage and the minimum desired frequency of operation. First calculate the duty cycle, \( \text{DUTY}_{\text{(max)}} \), at the peak of the minimum input voltage:

\[
\text{DUTY}_{\text{(max)}} = \frac{\left( V_{\text{OUT(nom)}} - V_{\text{INrms(min)}} \times \sqrt{2} \right)}{V_{\text{OUT(nom)}}}
\]  
(5)

\[
\text{DUTY}_{\text{(max)}} = \frac{390 - (1.414 \times 85)}{390} = 0.691
\]  
(6)

式7 calculates the boost inductor value.

\[
L_1 = L_2 = \left( \frac{\eta \times \left( V_{\text{INrms(min)}} \right)^2 \times \text{DUTY}_{\text{(max)}}}{P_{\text{OUT(max)}} \times F_{\text{MIN}}} \right)
\]  
(7)

\[
L_1 = L_2 = \frac{0.95 \times 85^2 \times 0.69}{500 \times 50000} = 195 \mu\text{H}
\]  
(8)

The actual value of the boost inductor used is 210 \( \mu\text{H} \). Calculate the required saturation current for the boost inductor is calculated using式9 for the minimum input voltage and under the assumption that both phases equally share the load.

\[
I_{L_{\text{(max)}}} = \left( \sqrt{2} \times \frac{P_{\text{OUT(max)}}}{V_{\text{INrms(min)}}} \right) = 8.3 \text{ A}
\]  
(9)

### 2.3.1.4 Output Capacitor

For this application, choose the output capacitor such that the output ripple is kept below 25 \( V_{\text{PK-PK}} \).式10 calculates the output capacitor.

\[
C_{\text{OUT}} \geq 2 \times P_{\text{OUT(max)}} \times \frac{1}{V_{\text{OUT}} \times 4 \times \pi \times F_{\text{LINE}} \times V_{\text{PFCRipple}}}
\]  
(10)

\[
C_{\text{OUT}} \geq 2 \times 500 \times \frac{1}{390 \times 4 \times \pi \times 47 \times 25} = 182.4 \mu\text{F}
\]  
(11)
In this reference design, two low-profile 100-µF capacitors are connected in parallel to form the PFC bulk capacitor.

2.3.1.5 **Current Sense Resistor**

The current sense resistor detects the sum of the inductor currents through both phases. The overcurrent protection limit in UCC28063A is 200 mV. The required value of the current sense resistor is calculated for the lowest input voltage and a 25% overload condition. Estimate the peak current first (式 12) before calculating the current sense resistor:

\[
I_{\text{PEAK}_{CS}} = \frac{2 \times \sqrt{2} \times P_{\text{OUT}\text{max}}}{\eta \times V_{\text{INrms(min)}}} \times 1.25
\]

(12)

\[
I_{\text{PEAK}_{CS}} = \frac{2 \times \sqrt{2} \times 500 \times 1.25}{0.95 \times 85} = 21 \text{ A}
\]

(13)

This result gives the value of the current sense resistor as:

\[
R_{\text{CS}} = \frac{200 \text{ mV}}{21 \text{ A}} \approx 9 \text{ m}\Omega
\]

(14)

This reference design uses two 18-mΩ resistors in parallel.

2.3.1.6 **PFC MOSFET**

式 15 calculates the RMS current through the PFC MOSFET.

\[
\text{IDS}_{\text{rms}} = \left( \frac{I_{\text{PEAK}_{CS}}}{2} \right) \times \sqrt{\frac{1}{5} \times \left( \frac{4 \sqrt{2} \times V_{\text{INrms(min)}}}{9\pi \times V_{\text{OUT}_{\text{PFC}}}} \right)}
\]

(15)

\[
\text{IDS}_{\text{rms}} = 3.715 \text{ A}
\]

(16)

Select a MOSFET with a low figure of merit for this application. To maintain the overall height of the design to less than 17 mm, the PFC stage has been designed to switch at high frequency. The key MOSFET specifications that are important for minimizing losses in this design are:

- Low \(R_{\text{DSon}}\), for reducing the conduction losses in the MOSFET
- Low \(Q_{\text{G}}\), for fast turnoff

2.3.1.7 **PFC Diode**

式 17 calculates the RMS current through the boost diode.

\[
\text{ID}_{\text{rms}} = \left( \frac{I_{\text{PEAK}_{CS}}}{2} \right) \times \sqrt{\frac{4 \sqrt{2} \times V_{\text{INrms(min)}}}{9\pi \times V_{\text{OUT}_{\text{PFC}}}}} = 2.26 \text{ A}
\]

(17)

2.3.1.8 **Brownout Protection Configuration**

The brownout voltage in UCC28063A can be set through the potential divider on the VINAC pin. In this reference design, the brownout voltage is set to 70 V with a hysteresis of 12 V. The following equations determine the value of the resistors in the potential divider network. \(R_A\) refers to the top three resistors in the potential divider (式 18) and \(R_B\) refers to the bottom resistor in the potential divider (式 19).

\[
R_A = 12 \times \frac{1.414}{I_{\text{BOHYS}}} = \frac{17}{2 \times 10^{-6}} = 8.5 \text{ M}\Omega
\]

(18)
Three resistors of 2.87 MΩ are connected in series to form \( R_A \), with the bottom resistor using equation 19.

\[
R_B = \frac{1.4 \times R_A}{70\sqrt{2} - 1.414} = 123.5 \text{ K}
\]  

(19)

A standard value of 123 k is chosen for RB.

### 2.3.1.9 Control Loop Compensation

This design uses a type-2 compensator for the voltage loop compensation. Resistor R67 and capacitors C63 and C65 form the compensator. Start with a value of 7.5 K for R67. Place a zero close to 10 Hz to give a phase boost close to the gain crossover frequency. This zero is formed by R67 and C63.

\[
C63 = \frac{1}{2\pi \times 10 \times 7500} = 2.12 \mu\text{F}
\]  

(20)

Choose a 2.2-μF capacitor for the C63 capacitor.

Place a pole at a frequency much lower than the lowest switching frequency, around 20 KHz, to attenuate the switching noise. This pole is formed by R67 and C65.

\[
C65 = \frac{1}{2\pi \times 20000 \times 7500} = 1.06 \text{nF}
\]  

(21)

Choose a 1-nF capacitor for C65.

### 2.3.1.10 Programming VOUT and HVSEN

The VOUT pin sets the output voltage regulation point. To minimize the no-load losses, use high-value resistances to construct this potential divider network. Use three 3.01-MΩ resistors to form the top resistor \( R_C \) in the potential divider. Calculate the bottom resistor \( R_D \) using equation 22.

\[
R_D = V_{\text{REF}} \times \frac{R_C}{V_{\text{OUT(nom)}} - V_{\text{REF}}} = \frac{6 \times 9 \times 10^6}{390 - 6} = 140.6 \text{ kΩ}
\]  

(22)

Use a value of 142 kΩ for \( R_D \).

This reference design uses the HVSEN pin to set the fail-safe output overvoltage protection (OVP). Three 3.01-MΩ resistors form the top resistor \( R_E \) in the potential divider. Calculate the bottom resistor \( R_F \) using equation 23.

\[
R_F = \frac{4.87 \times R_E}{V_{\text{OUT(pk)}} - 4.87} = \frac{4.87 \times 9 \times 10^6}{450 - 4.87} = 98.46 \text{ kΩ}
\]  

(23)

Use a value of 97.6 kΩ for \( R_F \).

### 2.3.2 LLC Converter Stage Design

Increased demands for high-power-density power supplies have resulted in the increase in switching frequency of the converters designed. While component sizes tend to decrease with an increase in the switching frequency, device switching losses (which are proportional to frequency) have significantly increased contributing to resulting in significant efficiency loss. Resonant converters use soft-switching techniques to alleviate switching loss problems and attain high efficiencies. Further, soft-switching helps attain low losses during light load conditions, very-low device stress, and reduced EMI.
The LLC resonant converter is based on the series resonant converter (SRC). By utilizing the transformer magnetizing inductor, zero-voltage switching can be achieved over a wide range of input voltage and load. As a result of multiple resonances, zero-voltage switching can be maintained even when the switching frequency is higher or lower than the resonant frequency.

In this design, the LLC converter operates at a high nominal switching frequency of around 180 kHz. This allows to minimize the dimension of the LLC transformer to meet the low profile requirements. The converter achieves the best efficiency when operated close to its resonant frequency at a nominal input voltage. As the switching frequency is lowered, the voltage gain is significantly increased. This allows the converter to maintain regulation when the input voltage falls low. These features make the converter ideally suited to operate from the output of a high-voltage boost PFC pre-regulator, allowing it to hold up through brief periods of AC line-voltage dropout.

With its hybrid hysteretic control and ZCS avoidance feature, the UCC256303 LLC controller enables safe operation of the LLC power stage while minimizing the dimension of the output capacitors. In addition, the controller delivers complete system protection functions including overcurrent, undervoltage lockout (UVLO), and overvoltage protection (OVP).

Table 3 lists the design parameters for the LLC power stage design.

### Table 3. Design Parameters for LLC Power Stage Design

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>INPUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V\text{IN}</td>
<td>Input voltage</td>
<td>250</td>
<td>397</td>
<td>410</td>
<td>V DC</td>
</tr>
<tr>
<td>OUTPUT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V\text{OUT}</td>
<td>Output voltage</td>
<td>24</td>
<td></td>
<td></td>
<td>V DC</td>
</tr>
<tr>
<td>P\text{OUT}</td>
<td>Max output power</td>
<td>480</td>
<td></td>
<td></td>
<td>W</td>
</tr>
<tr>
<td>f_{SW,\text{nom}}</td>
<td>Nominal switching frequency</td>
<td>180</td>
<td></td>
<td></td>
<td>kHz</td>
</tr>
<tr>
<td>Line regulation</td>
<td>%</td>
<td>1</td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>Load regulation</td>
<td>%</td>
<td>1</td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>\eta</td>
<td>Targeted efficiency</td>
<td>0.965</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### 2.3.2.1 Determine LLC Transformer Turns Ratio $N$

The LLC tank is designed to have a nominal gain, $M_g$, of 1 at the resonant frequency. Use equation (24) to estimate the required turns ratio.

$$n = M_g \times \frac{2}{V_O + V_F} : M_g = 1$$

where

- $M_g$ is the voltage gain,
- $V_{\text{DCIN(nom)}}$ is the nominal PFC output,
- $V_O$ is the output voltage,
- $V_F$ is the voltage drop across the synchronous rectifier.

From the specifications, the nominal values for input voltage and output voltage are 390 V and 24 V, respectively. Assuming an average drop of 100 mV on the synchronous rectifier, the turns-ratio can be calculated as:
n = 1 \times \left( \frac{390}{24 + 0.1} \right) = 8.07 \tag{25}

The transformer turns ratio is set to 8.

### 2.3.2.2 Determine $M_{g_{\text{min}}}$ and $M_{g_{\text{max}}}$

Determine $M_{g_{\text{min}}}$ and $M_{g_{\text{max}}}$ using Equations 26 and 27, respectively.

\[
M_{g_{\text{min}}} = n \times \left( \frac{V_O + V_F}{V_{\text{DCIN(min)}}} \right) \frac{2}{2}
\]

\[
M_{g_{\text{min}}} = 8.0 \times \left( \frac{24.1 \text{ V}}{410 \text{ V}} \right) = 0.94
\tag{26}

\[
M_{g_{\text{max}}} = n \times \left( \frac{V_{O_{\text{nom}}} + V_F}{V_{\text{DCIN(min)}}} \right) \frac{2}{2}
\]

\[
M_{g_{\text{max}}} = 8.0 \times \left( \frac{24.1 \text{ V}}{310 \text{ V}} \right) = 1.285
\tag{27}

The dimensioned $M_{g_{\text{max}}}$ is increased to 1.1 times the required value to have some margin = $M_{g_{\text{max}}} = 1.1 \times 1.28543 \approx 1.426$.

### 2.3.2.3 Determine Equivalent Load Resistance ($R_e$) of Resonant Network

Equation 28 calculates the equivalent load resistance at nominal and peak load under nominal output voltage and peak output voltage.

\[
R_e = \frac{8 \times n^2}{\pi^2} \times \left( \frac{V_{O_{\text{nom}}}}{I_{O_{\text{nom}}}} \right)
\]

\[
R_{e_{\text{nom}}} = \frac{8 \times 8^2}{\pi^2} \times \left( \frac{24}{20} \right) = 62.31 \Omega
\tag{29}

### 2.3.2.4 Select $L_m$ and $L_r$ ratio ($L_n$) and $Q_e$

Set the resonance point for the LLC converter close to 180 kHz to minimize the dimension of the LLC transformer set. The operating point of the LLC power stage is close to this frequency during a full load condition. Choose a value of $L_r = 15 \mu\text{H}$ and $C_r = 66 \text{nF}$ to calculate the value of the resonant frequency as follows:

\[
F_r = \frac{1}{2 \pi \sqrt{(L_m \times C_r)}} = 176 \text{ kHz}
\tag{30}

The magnetizing inductance to resonant inductance ratio is chosen as 6:10.5 to develop a sufficient $Q$ while simultaneously minimizing the magnetizing current in the LLC transformer. A planar core has been used to realize the LLC transformer. The required leakage inductance is provided through an additional shim inductor.
図 2 shows the Q curves for this design at full load conditions.

![Q Curve at Full Load and Nominal Output Voltage](image)

### 2.3.2.5 Determine Primary-Side Currents

Use **式 31** to calculate the primary-side RMS load current ($I_{pri}$) at a full load condition:

$$I_{pri} = \frac{\pi}{2\sqrt{2}} \times \left( \frac{V_{O(nom)}}{n} \right)$$

**(31)**

$$I_{pri} = 1.11 \times \left( \frac{20}{8.0} \right) = 2.775 \text{ A}$$

**(32)**

As calculated in **式 33**, the RMS magnetizing current ($I_m$) at $f_{SW\_min} = 100$ kHz is:

$$I_m = \left( \frac{2\sqrt{2}}{\pi} \right) \times \left( \frac{V_{O(nom)} + V_f}{2 \times \pi \times f_{SW\_min} \times L_M} \right)$$

**(33)**

$$I_m = \left( \frac{2\sqrt{2}}{\pi} \right) \times \left( \frac{8.0 \times 24}{2 \times \pi \times 100\text{ kHz} \times 150 \mu\text{H}} \right) = 1.84 \text{ A}$$

**(34)**

**式 35** calculates the resonant circuit current ($I_r$):

$$I_r = \sqrt{I_m^2 + I_{pri}^2}$$

**(35)**

$$I_r = \sqrt{2.775^2 + 1.84^2} = 3.373 \text{ A}$$

**(36)**

This value is also equal to the transformer primary winding current at $f_{SW\_min}$.

### 2.3.2.6 Determine Secondary-Side Currents

The secondary-side RMS currents can be calculated from the average load current. Assuming the LLC power stage is operating close to its second resonant frequency, the RMS current through each rectifier in the secondary-side push-pull output is calculated in **式 37**:

$$I_{sec\_rms} = I_{sec} \times \frac{\pi}{4} = 15.7 \text{ A}$$

**(37)**

where,

- $I_{sec}$ is the full-load, secondary-side output current (equal to 20 A).
### 2.3.2.7 Primary Side MOSFETs

Consider each MOSFET to have an input voltage equal to its maximum applied voltage. A MOSFET with a maximum drain source voltage greater than 500 V is feasible for this design. The turnon losses can be neglected for an LLC power stage working in ZVS. Choose the MOSFET based on the values for $R_{DS(on)}$ and $C_{OSS}$. Optimizing the $C_{OSS}$ helps to minimize the dead time required for achieving ZVS, thereby minimizing the duty cycle loss. This reference design uses the STP24N60M2 MOSFET. The adaptive dead-time optimization feature of the UCC256303 helps to maximize the duty cycle, which improves the efficiency.

### 2.3.2.8 Secondary-Side Synchronous MOSFETs

式 (38) calculates the synchronous rectifier maximum voltage rating.
\[
V_{DS_{max,sec}} = 1.2 \times 2 \times V_{O\text{nom}} = 57.6\, V
\]  
(38)

The current rating of the MOSFET is determined as $I_{sec,\text{rms}} = 15.7\, A$.

This reference design uses TI's CSD19501KCS with its low $R_{DS(on)} (< 5.5\, m\Omega)$ and $Q_g (< 38\, nC)$. The very-low $R_{DS(on)}$ of the device helps to reduces the overall loss in the synchronous rectifier.

### 2.3.2.9 Soft Start—UCC256303

The UCC256303 is configured to provide a maximum 400-ms soft-start period. During start-up the soft-start capacitor charges using the internal 25-μA current source. The UCC256303 exits soft start when the closed-loop control takes over or when the voltage on the soft-start capacitor reaches 7 V. Select the value of the soft-start capacitor using 式 (39).
\[
C_{SS} = C31 = 400\, mS \times \frac{25\, \mu A}{7\, V} = 1.5\, \mu F
\]  
(39)

### 2.3.2.10 Current Sense Circuit (ISNS Pin)—UCC256303

The overcurrent limit OCP3 is set to trigger at 1.2 times the peak overload capability of the system.
\[
V_{ISNS\text{Fullload}} = \frac{OCP3}{1.2} = \frac{0.6}{1.2} = 0.5\, V
\]  
(40)

The current sense ratio is then calculated as:
\[
K_{ISNS} = \frac{V_{ISNS\text{Fullload}}}{\left(\frac{P_{OUT\text{max}}}{\eta}\right) \times \left(\frac{1}{V_{DCIN\text{nom}}}\right)} \times \left(\frac{1}{500}\right) \times \left(\frac{1}{390}\right) = 0.39\, \Omega
\]  
(41)

Select the current sense capacitor $C_{ISNS} = C39 = 150\, pF$. 式 (42) calculates the current sense resistor $R_{ISNS}$.
\[
R_{ISNS} = R14 = K_{ISNS} \times C_{ISNS} = 0.39 \times 66 \times 10^{-9} = 171\, \Omega
\]  
(42)

Use a 169-Ω resistor for R14.
2.3.2.11 Overvoltage Protection (BW Pin)—UCC256303

The BW pin senses the output voltage through the bias winding mounted on the LLC transformer. This pin can be used to provide an additional OVP in the system. In this reference design, the bias winding has the same number of turns as the secondary winding. When the OVP voltage is set to 32 V, the bias winding voltage will be 32 V. After implementing this setting, the BW pin potential divider is configured in such a way that it acknowledges the 4 V at the 32-V output.

Select \( R_{\text{BWLOWER}} = R_{18} = 10 \, \Omega \). Equation 43 then calculates the \( R_{\text{BWUPPER}} \) as follows.

\[
R_{\text{BWUPPER}} = R_{20} = R_{18} \times \frac{32 \, V - 4 \, V}{4 \, V} = 70 \, k\Omega
\]  

(43)

Use a 69.8-k\( \Omega \) resistor for \( R_{18} \).
3 Hardware, Testing Requirements, and Test Results

3.1 Requirement for Testing

3.1.1 Test Conditions

• Input conditions:
  – $V_{IN}$: 85-V to 265-V AC
  – $I_{IN}$: Current limit to 8 A
• Output conditions:
  – $V_{OUT}$: 24 V
  – $I_{OUT}$: 0 A to 20 A

3.1.2 Required Equipment

• Isolated AC source
• Single-phase power analyzer
• Digital oscilloscope
• Multimeters
• Electronic load
• 12-V DC fan

3.1.3 Procedure

1. Turn on the 12-V DC fan and set the current to obtain approximately 200 LFM airflow on the board.
2. Connect the input terminals (connector J3) of the reference board to the AC power source.
3. Connect the output terminals (connector J2) to the electronic load, maintaining correct polarity.
4. Set a minimum load of approximately 50 mA.
5. Gradually increase the input voltage from 0 V to turn on a voltage of 85-V AC. As the voltage across the PFC bulk capacitor crosses 90 V, the LLC section begins working and supplies the auxiliary power to the PFC controller. At this point, the PFC starts and boosts the PFC stage output voltage to 390-V DC.
6. Observe the start-up conditions for smooth switching waveforms.
7. Apply a load and perform tests to determine the efficiency, obtain regulation data, and observe steady-state operating conditions.
3.2 Test Results

3.2.1 Efficiency, Regulation, PF, and iTHD

This section shows the efficiency, power factor, regulation, and iTHD results at 115-V AC and 230-V AC input. 表 4 gives the test data.

表 4. Test Results for 115-V AC and 230-V AC Input

<table>
<thead>
<tr>
<th>Pout (W)</th>
<th>EFFICIENCY (%) AT 115-V AC</th>
<th>EFFICIENCY (%) AT 230-V AC</th>
<th>PF AT 115-V AC</th>
<th>PF AT 230-V AC</th>
<th>iTHD (%) AT 115-V AC</th>
<th>iTHD (%) AT 230-V AC</th>
<th>% REGULATION AT 115-V AC</th>
<th>% REGULATION AT 230-V AC</th>
</tr>
</thead>
<tbody>
<tr>
<td>25</td>
<td>82.51507128</td>
<td>81.2950053</td>
<td>0.9481</td>
<td>0.7</td>
<td>23.09</td>
<td>33</td>
<td>0.57</td>
<td>0.62</td>
</tr>
<tr>
<td>50</td>
<td>83.9242486</td>
<td>84.81680385</td>
<td>0.9727</td>
<td>0.866</td>
<td>17.2</td>
<td>27.2</td>
<td>0.54</td>
<td>0.55</td>
</tr>
<tr>
<td>100</td>
<td>89.5206765</td>
<td>90.22170067</td>
<td>0.9884</td>
<td>0.964</td>
<td>11.19</td>
<td>16.8</td>
<td>0.05</td>
<td>0.38</td>
</tr>
<tr>
<td>150</td>
<td>90.97905138</td>
<td>92.312131215</td>
<td>0.992</td>
<td>0.9755</td>
<td>8.7</td>
<td>15.7</td>
<td>0</td>
<td>-0.05</td>
</tr>
<tr>
<td>200</td>
<td>91.65701754</td>
<td>93.15126193</td>
<td>0.995</td>
<td>0.981</td>
<td>7.27</td>
<td>14.06</td>
<td>-0.08</td>
<td>-0.1</td>
</tr>
<tr>
<td>250</td>
<td>92.07668415</td>
<td>93.92470822</td>
<td>0.996</td>
<td>0.985</td>
<td>6.37</td>
<td>12.5</td>
<td>-0.1</td>
<td>-0.06</td>
</tr>
<tr>
<td>300</td>
<td>92.54876775</td>
<td>94.11389029</td>
<td>0.997</td>
<td>0.988</td>
<td>5.75</td>
<td>11.3</td>
<td>-0.14</td>
<td>-0.12</td>
</tr>
<tr>
<td>350</td>
<td>91.8773864</td>
<td>94.01469237</td>
<td>0.997</td>
<td>0.9899</td>
<td>5.53</td>
<td>10.88</td>
<td>-0.25</td>
<td>-0.22</td>
</tr>
<tr>
<td>400</td>
<td>91.55421377</td>
<td>93.74407263</td>
<td>0.997</td>
<td>0.991</td>
<td>5.39</td>
<td>9.67</td>
<td>-0.39</td>
<td>-0.35</td>
</tr>
<tr>
<td>450</td>
<td>91.35421377</td>
<td>93.45708653</td>
<td>0.998</td>
<td>0.992</td>
<td>5.42</td>
<td>9.06</td>
<td>-0.44</td>
<td>-0.4</td>
</tr>
<tr>
<td>480</td>
<td>91.12785237</td>
<td>93.34447384</td>
<td>0.998</td>
<td>0.992</td>
<td>5.31</td>
<td>8.97</td>
<td>-0.44</td>
<td>-0.42</td>
</tr>
</tbody>
</table>

Diagram 3. Efficiency Data

Diagram 4. Load Regulation Data
### 3.2.2 Inrush Current Limiting at Start-Up

![Inrush Current Limiting at Start-Up](image)

3.2.2 Inrush Current Limiting at Start-Up

**図 7** shows the inrush current at start-up. The inrush current is limited through an active inrush limiter circuit in series with the bulk capacitor.

### 3.2.3 PFC Start-Up Waveform

![PFC Start-Up Waveform](image)

3.2.3 PFC Start-Up Waveform

**図 8** shows the full-load start-up waveform. The input current reaches the steady-state value in the first few cycles.
3.2.4 Load Transient Response

图9 shows the load transient response of the system when the 24-V output load current step changes from 20% to 100% with a slew rate of 500 mA/µs.

3.2.5 Output Voltage Ripple

图10 shows the output voltage ripple at the 24-V output at full load.
3.2.6 PFC Working Waveforms

This subsection shows the PFC input and switching waveforms. 图 11 shows the input voltage and input current at a 230-V AC input and full-load output.

图 12 shows the PFC switching waveform for phase 1. The MOSFET drain source voltage, gate source voltage, and the ZCD winding voltage has been captured. Note how the PFC MOSFET turns at the valley point, thus ensuring the lowest turnon loss.
図12. PFC MOSFET Switching Waveform
3.2.7 LLC Working Waveform

図13 shows the LLC switching waveforms. The primary high-voltage MOSFET drain source voltage, gate source voltage, and the resonant tank current have been captured.

3.2.8 Synchronous Rectifier Waveform

This subsection shows the UCC24612 synchronous rectifiers drive output along with the current through the synchronous rectifier MOSFET. When the current begins to flow through the body diode of the synchronous MOSFET, the synchronous rectifier turns on the channel within 170 ns; 図14 shows this result.
3.2.9 Full-Load Thermal Image

図15和図16 show the full-load thermal image at a 230-V AC input. The thermal image was recorded after running the board for 20 minutes. This thermal image was recorded using forced air cooling with a 200-LFM airflow.

*図15. Thermal Image Captured at 230-V AC Input and Full Load Output (Top View)*

*図16. Thermal Image Captured at 230-V AC Input and Full Load Output (Side View)*

表5 lists the temperatures at different points on the board.

<table>
<thead>
<tr>
<th>COMPONENT</th>
<th>TEMPERATURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Diode bridge</td>
<td>46.8°C</td>
</tr>
<tr>
<td>PFC MOSFET</td>
<td>39.1°C, 35.2°C</td>
</tr>
<tr>
<td>PFC diode</td>
<td>31.5°C, 30.2°C</td>
</tr>
<tr>
<td>PFC inductor</td>
<td>48.1°C, 46.7°C</td>
</tr>
<tr>
<td>LLC MOSFET</td>
<td>46.2°C, 46.4°C</td>
</tr>
<tr>
<td>LLC synchronous rectifier</td>
<td>56.9°C, 52.5°C</td>
</tr>
</tbody>
</table>
表 5. Temperature of Various Components on Board (continued)

<table>
<thead>
<tr>
<th>COMPONENT</th>
<th>TEMPERATURE</th>
</tr>
</thead>
<tbody>
<tr>
<td>LLC transformer</td>
<td>38.8°C</td>
</tr>
</tbody>
</table>
4 Design Files

4.1 Schematics
To download the schematics, see the design files at TIDA-01495.

4.2 Bill of Materials
To download the bill of materials (BOM), see the design files at TIDA-01495.

4.3 PCB Layout Recommendations
Refer to the UCC256303, UCC28063A, and UCC24612-2 data sheets for detailed layout recommendations.

4.3.1 Layout Prints
To download the layer plots, see the design files at TIDA-01495.

4.4 Altium Project
To download the Altium project files, see the design files at TIDA-01495.

4.5 Gerber Files
To download the Gerber files, see the design files at TIDA-01495.

4.6 Assembly Drawings
To download the assembly drawings, see the design files at TIDA-01495.

5 株式会社
E2E, NexFET are trademarks of Texas Instruments.
すべての商標および登録商標はそれぞれの所有者に帰属します。

6 About the Author
RAMKUMAR S is a systems engineer at Texas Instruments, where he is responsible for developing reference design solutions for the industrial segment. Ramkumar brings his diverse experience in analog and digital power supplies design to this role. Ramkumar earned his master of technology (M.Tech) from the Indian Institute of Technology in Delhi.
TIの設計情報およびリソースに関する重要な注意事項

Texas Instruments Incorporated (“TI”)の技術、アプリケーションその他設計に関する助言、サービスまたは情報は、TI製品を組み込んだアプリケーションを開発する設計者に役立つことを目的として提供するものです。これにはリファレンス設計や、評価モジュールに係る資料が含まれますが、これらに限られません。お客様およびお客様の会社(または第三者)は、これらのリソースをここに記載された目的のみに使用し、この注意事項の条件に従うことに合意したものとします。

TIに対するTIリソースの提供は、TI製品に関する該当の発行済み保証事項または免責事項を拡張またはいかなる形でも変更するものではありません。これらのTIリソースの使用を目的として、お客様は、自社のTIリソースに記載された技術的な注意事項に従うものとします。これらの内容は、お客様およびお客様の会社(または第三者)に役立つことを目的として提供するものです。これにはリファレンス設計や、評価モジュールに関係する資料が含まれますが、これらに限られません。お客様は、自社のアプリケーションの設計において、ご自身が独自に分析、評価、判断を行う責任がございます。お客様は、自社のアプリケーションの開発および、お客様のアプリケーションのリソースに関係するすべてのTI製品の安全性、および該当するすべての技術的、法的、その他の適用される要件への遵守を保証するすべての責任をお客様のみに負うことを理解し、合意するものとします。

お客様は、個別のTIリソースに記載されているTI製品を含むアプリケーションの開発に関連する目的のみに使用され、コピー、変更することが許可されていません。明示的にもまたは黙示的にも、TIの技術性、安全性、その他のどのような理由でも、他のTIの知的財産権に対する他のライセンスは付与されません。また、TIまたは他のいかなる第三者のテクノロジーの他の知的財産権についても、いかなるライセンスも付与されるるものではありません。付与されないものは、TI製品またはサービスが使用される組み合わせ、機械、プロセスに関する特許権、著作権、回路設定利用権、その他の知的財産権を含みますが、これに限られません。第三者の製品やサービスに関する、またはそれらを参照する情報を、そのような製品またはサービスを利用するライセンスを構成するものではなく、それに対する保証または推奨を意味するものでもありません。TIリソースを使用するため、第三者の特許または他の知的財産権に基づく第三者からライセンスが必要な場合があります。

お客様は、この注意事項の条件および条項に従わなかったために発生した、いかなる損害、コスト、損失、責任からも、TIおよびその代表者を完全に免責するものとします。この注意事項はTIリソースに適用されます。特定の種類の資料、TI製品、およびサービスの使用および購入については、追加条項が適用されます。これには、半導体製品((http://www.ti.com/sc/docs/stdterms.htm)、評価モジュール、およびサンプル(http://www.ti.com/sc/docs/sampterms.htm)についてのTIの標準条項が含まれますが、これらに限られません。

Copyright © 2018, Texas Instruments Incorporated
日本語版 日本テキサス・インスツルメンツ株式会社