TI Designs – Precision: Verified Design
Single Supply Unipolar Multiplying DAC Reference Design

TI Designs – Precision

TI Designs – Precision are analog solutions created by TI’s analog experts. Verified Designs offer the theory, component selection, simulation, complete PCB schematic & layout, bill of materials, and measured performance of useful circuits. Circuit modifications that help to meet alternate design goals are also discussed.

Circuit Description

This multiplying DAC (MDAC) circuit outputs unipolar voltages from 0 V to 2.5 V. This design does not require dual supplies to realize a unipolar, positive output voltage. This design removes the need for a negative supply rail by applying a bias voltage to the output transimpedance stage.

Design Resources

Design Archive
- TINA-TI™
- DAC7811
- REF5050
- OPA376

Ask The Analog Experts
- WEBENCH® Design Center
- TI Designs – Precision Library

MDAC

RFB

IOUT1

IOUT2

VOUT

VBIAS

An IMPORTANT NOTICE at the end of this TI reference design addresses authorized use, intellectual property matters and other important disclaimers and information.

TINA-TI is a trademark of Texas Instruments
WEBENCH is a registered trademark of Texas Instruments
1 Design Summary

The design requirements are as follows:

- Supply Voltage: 5.5 V
- Input: 3-wire, 16-bit SPI
- Output: 0 - 2.5 V

The design goals and performance are summarized in Table 1. Figure 1 depicts the measured transfer function of the design.

<table>
<thead>
<tr>
<th>Goal</th>
<th>Simulated</th>
<th>Measured</th>
</tr>
</thead>
<tbody>
<tr>
<td>Total Unadjusted Error (%FSR)</td>
<td>0.1%</td>
<td>0.0967%</td>
</tr>
</tbody>
</table>

Figure 1: Measured Transfer Function
2 Theory of Operation

A multiplying DAC (MDAC) is a current output digital-to-analog converter. Typically the output current is converted into a voltage by including an op-amp in a transimpedance configuration at the MDAC current output terminal. The transimpedance stage creates an output voltage with opposite polarity to that of $V_{REF}$ and subsequently requires dual supplies. This circuit removes the need of dual power supplies and uses a single supply to power the circuit.

A complete schematic for this design, including the reference voltage, voltage divider used to obtain the bias voltage, and the three buffers is shown in Figure 2.

![Complete Circuit Schematic](image)

**Figure 2: Complete Circuit Schematic**

The transfer function from digital code to output voltage is shown in Equation (1).

$$V_{\text{OUT}}(\text{Code}) = V_{\text{BIAS}} - \left(\frac{V_{\text{REF}} - V_{\text{BIAS}}}{2^{\text{bits}}}\right) \cdot \text{Code}$$  \hspace{1cm} (1)
2.1 Typical MDAC Configuration

A simplified illustration of the MDAC R-2R ladder architecture is shown in Figure 3. Each 2R leg of the ladder can either be connected to the $I_{OUT_1}$ or $I_{OUT_2}$ terminal. In normal operation the $I_{OUT_2}$ terminal of the MDAC is connected to the non-inverting input terminal of an op amp and ground, while the $I_{OUT_1}$ terminal is connected to the inverting input terminal and $R_{FB}$, as shown in Figure 3. Current flow out of $I_{OUT_1}$ develops a voltage across $R_{FB}$. Through negative feedback the op amp creates a voltage of equal magnitude but opposite polarity to the voltage across $R_{FB}$ at its output to drive the non-inverting terminal to ground.

![Figure 3: Typical MDAC Application](image)

2.2 Modifications for Single-Supply Operation

In this design the $I_{OUT_2}$ terminal of the MDAC is connected to a 2.5 V bias voltage, $V_{BIAS}$, as shown in Figure 4, instead of ground as is shown in Figure 3. Biasing $I_{OUT_2}$ to 2.5 V instead of ground causes the transimpedance amplifier to drive $I_{OUT_1}$ to 2.5 V. For example, at zero-scale when all DAC switches are connected to the $I_{OUT_2}$ terminal, no current flows through $R_{FB}$ developing 0 V at $I_{OUT_1}$. The op amp will then produce 2.5 V at its output to drive $I_{OUT_1}$ to 2.5 V. At full-scale all DAC switches are connected to the $I_{OUT_1}$ terminal and full-scale current flows through $R_{FB}$ developing 2.5 V at the non-inverting input terminal. The op amp produces 0V at its output to drive $I_{OUT_1}$ to 2.5 V. This behavior results in an output range from 2.5 V (zero-scale code) to 0 V (full-scale code).

![Figure 4: MDAC with offset voltage](image)
2.3 Circuit Limitations

N-channel MOSFETs are used in the R-2R DAC ladder to construct the switches. Figure 5 shows a simplified diagram of the circuit used to create one of these switches, with the switch connected to \( I_{\text{OUT2}} \).

There are two limitations that should be kept in mind when choosing the bias voltage in this design: ensuring that the digital block of the DAC can still control the DAC switches, and that the MOSFETs in the switches are biased appropriately to have matched on resistances, or \( R_{\text{ON}} \), to maintain DAC linearity.

In order to ensure that the digital block of the DAC can still control the DAC switches, the \( V_{\text{GS}} \) voltage must be greater than the \( V_{\text{TH}} \) voltage of the switch MOSFETs. The logic high voltage applied by the digital block of the DAC to the gate of the MOSFETs in the switches should be approximately 2.0 V higher than the bias voltage applied at \( I_{\text{OUT2}} \) to ensure functionality over all operating conditions for a majority of DACs at the time of this writing.

In order to also maintain the DAC linearity, the \( V_{\text{GS}} \) voltage will need to be higher than 2.0 V. Mismatched impedances in the “2R” legs of the R-2R ladder create linearity errors at the DAC output. The 2R resistors are often trimmed to match one another and ideally the MOSFETs in each of the DAC switches is exposed to the same biasing scheme and therefore exhibit matched \( R_{\text{ON}} \). In this design the transimpedance amplifier on the output of the MDAC forces \( I_{\text{OUT1}} \) and \( I_{\text{OUT2}} \) to the same potential which ensures the same source voltage on each MOSFET. All of the MOSFETs see the same drain voltage (\( V_{\text{REF}} \)) and the same gate voltage (the digital logic high voltage). To enhance \( R_{\text{ON}} \) matching, it is helpful to exceed the minimum \( V_{\text{GS}} \) voltage, 2.0 V, for the MOSFETs in the switches. For a majority of DACs, at the time of this writing, 2.7 V \( V_{\text{GS}} \) should be sufficient to maintain datasheet specified linearity over all operating conditions.

This design will use 5.5 V for \( V_{\text{REF}} \) to meet both of these conditions.
3 Component Selection

3.1 MDAC Selection

MDAC selection for this design is based on dc accuracy goals and the requirement of operating on a single-supply. Important parameters to consider for dc accuracy are gain error and linearity errors (INL and DNL). Since MDACs do not feature internal output amplifiers, they do not contribute offset error to the system output. In order to realize a design that operates on a single-supply the MDAC must provide external access to the I\textsubscript{OUT2} node of the R-2R ladder.

The DAC7811 was chosen for this design because both I\textsubscript{OUT1} and I\textsubscript{OUT2} are accessible and it offers strong dc performance with gain error of ±0.05%FSR and INL error of ±1 LSB.

3.2 Amplifier Selection

Three amplifiers must be selected in this design: one to buffer the reference voltage, one to buffer V\textsubscript{BIAS} and another in the output transimpedance stage.

For the transimpedance amplifier, low input bias current and low input offset voltage are the most critical parameters to deliver dc accuracy. Input bias current will create a dc offset and input offset voltage will create an integral non-linearity error. For full details on the interaction of the transimpedance amplifier and the MDAC refer to TIPD137.

Similar dc concerns are applicable to the reference buffer and bias voltage buffer but input bias current is not as critical for these sections since they are driven by low-impedance sources that will not interact with input bias current to create substantial error. Input offset voltage is the primary consideration for amplifiers in this section.

The OPA4376 was chosen for this design because it delivers strong performance for both input bias current and input offset voltage in a quad-package that reduces PCB area and keeps cost low.

3.3 Passive Component Selection

The resistor divider network used to create the bias voltage of 2.5 V from the reference voltage contributes offset error to the system output and must use resistors with tight tolerance. In this design resistors with ±0.1% tolerance were chosen.

3.4 Reference

Reference initial accuracy in this design contributes to both offset and gain errors for the system output and is an important parameter for device selection. The REF5050 5 V reference was chosen for this design which delivers strong initial accuracy at 0.05%.
4 Simulation and Calculations

4.1 Error Calculation

According to the datasheet, the DAC7811 has an integral non-linearity (INL) of 1 LSB at 12 bits of resolution. The INL error is converted to % FSR by using Equation (3).

\[
\text{INL}_{\text{DAC}}(\% \text{FSR}) = \frac{\text{INL}(\text{LSB})}{2^{\text{DAC resolution}}} \times 100
\]

\[
\text{GainError}_{\text{DAC}}(\% \text{FSR}) = \frac{\text{GainError}_{\text{Full Scale Range}}}{100} = \frac{5 \text{mV}}{10 \text{V}} \times 100 = 0.05\%
\]

The gain error for DAC7811 is also obtained from the datasheet. The gain error is specified as full-scale gain error of ±5 mV with 10 V reference voltage. The gain error is converted into % FSR by using Equation (4).

\[
\text{GainError}_{\text{DAC}}(\% \text{FSR}) = \frac{\text{GainError}_{\text{Full Scale Range}}}{100} = \frac{5 \text{mV}}{10 \text{V}} \times 100 = 0.05\%
\]

In the transimpedance stage the input bias current of the operational amplifier interacts with the current output of the MDAC resulting in offset error at the voltage output of the transimpedance stage. This offset voltage is given by Equation (5). The OPA376 has input bias current of 0.2 pA and DAC7811 has feedback resistance of 10 kΩ.

\[
\text{OffsetError}_{\text{OPA}}(\text{Volts}) = i_b \times R_{\text{FB}}
\]

\[
\text{OffsetError}_{\text{OPA}}(\text{Volts}) = 0.2 \text{pA} \times 10 \text{kΩ} = 0.0000000002\text{V}
\]

\[
\text{OffsetError}_{\text{OPA}}(\% \text{FSR}) = \frac{\text{V}_{\text{OFFSET}}}{\text{Full Scale Range}} \times 100\% = \frac{0.0000000002\text{V}}{2.5\text{V}} \times 100\% = 0.0000004\%
\]

The input offset voltage of the transimpedance amplifier is modulated by the R-2R DAC ladder and causes a linearity error. The linearity error can be calculated by multiplying the input offset voltage with the non-inverting gain of the output amplifier. The non-inverting gain is dependent on the DAC code, but an estimate of the maximum non-inverting gain applied to the amplifier by the R-2R ladder can be made using the approach outlined in TIPD137. The OPA376 has an input offset voltage of 5 µV. Using the general guideline from TIPD137, the maximum non-inverting gain is 2.4 V/V. Equations (8), (9) and (10) shows the calculations.

\[
\text{INL}_{\text{OPA}}(\text{Volts}) = V_{\text{OS}} \times \text{non-inverting gain}
\]

\[
\text{INL}_{\text{OPA}}(\text{Volts}) = 5\mu\text{V} \times 2.4 = 0.000012\text{V}
\]

\[
\text{INL}_{\text{OPA}}(\% \text{FSR}) = \frac{\text{INL}_{\text{OPA}}(\text{Volts})}{\text{Full Scale Range}} \times 100\% = 0.00048\%
\]

The buffers and resistor dividers from the reference source contribute additional errors to the system which were modeled using the TINA-TI schematic shown in Figure 6. The parameters of the buffers are modeled using the OPA4376 TINA-TI SPICE model and the effects of the resistor divider tolerance are modeled using Monte-Carlo analysis.
The total unadjusted error (TUE) is obtained by computing the root square sum (RSS) of the error terms as shown in Equation (11).

\[
TUE = \sqrt{\text{INL}_{\text{DAC}}^2 + \text{INL}_{\text{OPA}}^2 + \text{GainError}_{\text{DAC}}^2 + \text{OffsetError}_{\text{OPA}}^2 + \text{OffsetError}_{\text{Divider}}^2}
\]

(11)

\[
TUE = 0.063990912\%
\]

(12)

All the calculations done above are computed by using an ideal reference of 5 V. To better understand of the overall system performance, the errors computed above are represented with four parameters, the INL error, gain error, offset error and the TUE. The INL error is obtained by the RSS of the DAC INL and the OPA INL error contributions. Similarly offset error is the RSS of the offset error contributions of the buffers and resistor divider. With an ideal reference voltage the DAC gain error is the only contributor to system gain error.

### Table 2: System performance with ideal reference

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Calculated Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{REF}</td>
<td>5 V</td>
</tr>
<tr>
<td>INL Error</td>
<td>0.02441%</td>
</tr>
<tr>
<td>Gain Error</td>
<td>0.05000%</td>
</tr>
<tr>
<td>Offset Error</td>
<td>0.03160%</td>
</tr>
<tr>
<td>TUE</td>
<td>0.06399%</td>
</tr>
</tbody>
</table>

The data sheet of the REF5050 indicates that it has initial accuracy of 0.05% @25°C. Table 3 shows another set of calculated results that include the effects of reference accuracy on offset and gain error.

### Table 3: System performance with non-ideal reference

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Calculated Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{REF}</td>
<td>5 V±0.05%</td>
</tr>
<tr>
<td>INL Error</td>
<td>0.02441%</td>
</tr>
<tr>
<td>Gain Error</td>
<td>0.07250%</td>
</tr>
<tr>
<td>Offset Error</td>
<td>0.05914%</td>
</tr>
<tr>
<td>TUE</td>
<td>0.09670%</td>
</tr>
</tbody>
</table>
5 PCB Design

The PCB schematic and bill of materials can be found in the Appendix A.

5.1 PCB Layout

The PCB layout for top and bottom layers is shown in Figure 7 and Figure 8. In this design general PCB layout guidelines should be followed, including proper decoupling and adequate ground planes.

Figure 7: PCB Layout, Top Layer

Figure 8: PCB Layout, Bottom Layer
6 Verification & Measured Performance

6.1 Transfer Function

The graph in Figure 9 is generated by applying input codes from 0 to 4095 to 10 boards and measuring the output voltage of each.

![Graph showing the measured transfer function.]

Figure 9: Measured transfer function

Figure 10 and Figure 11 show performance of the voltage output near the supply rails for the first 30 and last 45 DAC codes respectively. Recall that in this system the zero-scale output is the maximum voltage output and the full-scale output is the minimum voltage output. At zero-scale the output amplifier has enough head-room over the maximum voltage output to not exhibit any output voltage swing to rail limitation and therefore does not exhibit any degradation in linearity. Near full-scale, however, the output amplifier does not have enough foot-room to avoid output voltage swing to rail limitations and displays some non-linearity.
Figure 10: Voltage output for code 0 to 30

Figure 11: Output voltage for code 4050 to 4095
To better understand performance of the system the difference between the ideal output and the measured output voltage of the circuit in %FSR is graphed in Figure 12. The plot below represents data ranging from code 30 to 4050. The figure shows the absolute error (TUE) has a maximum value of about 0.05% FSR which is within the design constraints of (+-0.1%) TUE.

![Figure 12: Absolute error (TUE) in %FSR](image)

Table 4 below shows the minimum, maximum, and average measured results obtained on 10 boards. Offset, gain, and linearity error are measured using a two-point line of best fit at code 30 and 4050. TUE is measured against the absolute ideal output voltage.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Average</th>
<th>Standard Deviation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Error (%FSR)</td>
<td>-0.029123827</td>
<td>0.021269274</td>
<td>0.000221401</td>
<td>0.014914514</td>
</tr>
<tr>
<td>Gain Error (%FSR)</td>
<td>-0.019847514</td>
<td>0.04114075</td>
<td>0.017596324</td>
<td>0.018634120</td>
</tr>
<tr>
<td>INL Error (%FSR)</td>
<td>-0.007034199</td>
<td>0.007496817</td>
<td>-0.004581663</td>
<td>0.004350889</td>
</tr>
<tr>
<td>Measured TUE (%FSR)</td>
<td>-0.029358687</td>
<td>0.050078188</td>
<td>0.020028831</td>
<td>0.025894554</td>
</tr>
</tbody>
</table>
Table 5 compares worst-case measured results to the goals outlined at the beginning of this document and calculated performance.

**Table 5: Calculated and Measured Error Values**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Calculated</th>
<th>Measured</th>
<th>Goal</th>
</tr>
</thead>
<tbody>
<tr>
<td>Offset Error (%FSR)</td>
<td>0.0316</td>
<td>0.0291</td>
<td>n/a</td>
</tr>
<tr>
<td>Gain Error (%FSR)</td>
<td>0.0781</td>
<td>0.0411</td>
<td>n/a</td>
</tr>
<tr>
<td>INL Error (%FSR)</td>
<td>0.0244</td>
<td>0.0074</td>
<td>n/a</td>
</tr>
<tr>
<td>Measured TUE (%FSR)</td>
<td>0.0877</td>
<td>0.0500</td>
<td>0.1</td>
</tr>
</tbody>
</table>

Equations (13), (14), (15) and (16) are used to calculate the INL, offset error, gain error and total unadjusted error respectively from the measured results.

\[
INL(i) = \sum_{j=0}^{i} DNL(j) \quad (13)
\]

\[
OffsetError = \left( \frac{V_{out(Low\,Code)} - \left( \frac{V_{out(High\,Code) - V_{out(Low\,Code)}}}{High\,Code - Low\,Code} \right) \cdot Low\,Code}{Full\,Scale\,Range} \right) \cdot 100 \quad (14)
\]

\[
GainError = \frac{LSB_{Measured} - LSB_{Ideal}}{LSB_{Ideal}} \cdot 100\% \quad (15)
\]

\[
TUE = \frac{V_{out \_ measured(code) - V_{out \_ ideal(code)}}}{Full\,Scale\,Range} \cdot 100 \quad (16)
\]

7 Modifications

This design could be realized using a wide variety of reference solutions or operational amplifiers depending on the application’s specific ac and dc performance requirements. DAC selection in this design, however, is limited to a small section of DACs that make both sides of the R-2R ladder available outside the package in such a way that they can be biased to a non-ground voltage. Table 6 lists alternative DACs that could be used in this design. For inquiries about DACs not in this list or for an updated list, please visit the TI E2E Community.

**Table 6: Alternative MDACs**

<table>
<thead>
<tr>
<th>Device</th>
<th>Resolution (Bits)</th>
<th>Channels</th>
<th>Interface</th>
</tr>
</thead>
<tbody>
<tr>
<td>DAC7811</td>
<td>12</td>
<td>1</td>
<td>SPI</td>
</tr>
<tr>
<td>DAC7821</td>
<td>12</td>
<td>1</td>
<td>Parallel</td>
</tr>
<tr>
<td>DAC7822</td>
<td>12</td>
<td>2</td>
<td>Parallel</td>
</tr>
<tr>
<td>DAC8820</td>
<td>16</td>
<td>1</td>
<td>Parallel</td>
</tr>
</tbody>
</table>
8 About the Authors

Kevin Duke is an applications engineer in the precision digital to analog converters group at Texas Instruments where he supports industrial and products and applications, Kevin received his BSEE from Texas Tech University in 2010.

Neeraj Gill was an analog applications rotation engineer at Texas Instruments. Neeraj received his BSEE from University of New Hampshire in 2011 and his Masters in Electrical Engineering, also from University of New Hampshire, in 2013.
Appendix A.

A.1 Electrical Schematic

![Electrical Schematic](image)

Figure A-1: Electrical Schematic

A.2 Bill of Materials

<table>
<thead>
<tr>
<th>Item #</th>
<th>Quantity</th>
<th>Designator</th>
<th>Value</th>
<th>Description</th>
<th>Manufacturer</th>
<th>Manufacturer Part Number</th>
<th>Supplier Part Number 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>J2</td>
<td></td>
<td>Header, TH, 100mil, 4x2, solder plated, 230 mil above insulator</td>
<td>Samtec</td>
<td>TSW-104-07-G-D</td>
<td>SA081538-04-ND</td>
</tr>
<tr>
<td>2</td>
<td>2</td>
<td>R2, R3</td>
<td>10.0k</td>
<td>RES, 10.0k ohm, 0.1%, 0.1W, 0603</td>
<td>Susumu Co Ltd</td>
<td>RG1608P-103B-T5</td>
<td>RG16P10.0KBCT-ND</td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>L0</td>
<td></td>
<td>Low-Noise, Very Low Drift, Precision Voltage Reference, 00000A</td>
<td>Texas Instruments</td>
<td>REF5000D</td>
<td>296-22212-5-ND</td>
</tr>
<tr>
<td>4</td>
<td>1</td>
<td>L0</td>
<td></td>
<td>Low-Noise, Low Quiescent Current, Precision Operational Amplifier e-trim™ Series, PAW0014A</td>
<td>Texas Instruments</td>
<td>OPA4376AIPW</td>
<td>296-26288-5-ND</td>
</tr>
<tr>
<td>5</td>
<td>3</td>
<td>C6, C7, C9</td>
<td>0.1uF</td>
<td>CAP, CERM, 0.1uF, 25V, +/-10%, X7R, 0603</td>
<td>Murata</td>
<td>GRM188R71E104K010</td>
<td>490-1524-1-ND</td>
</tr>
<tr>
<td>6</td>
<td>1</td>
<td>J1</td>
<td></td>
<td>Terminal Block, 6A, 3.5mm Pitch, 2-Pos, TH</td>
<td>On-Shore Technology</td>
<td>E2555DGS</td>
<td>ED114-ND</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>J3</td>
<td></td>
<td>Terminal Block, 6A, 3.5mm Pitch, 2-Pos, TH</td>
<td>On-Shore Technology</td>
<td>E2555DGS</td>
<td>ED114-ND</td>
</tr>
<tr>
<td>8</td>
<td>1</td>
<td>U1</td>
<td>12-Bit, Serial Input, Multiplying Digital-to-Analog Converter, DDS0010A</td>
<td>Texas Instruments</td>
<td>DAC7811DGS</td>
<td>295-33261-5-ND</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>1</td>
<td>R1</td>
<td>1.5 ohm</td>
<td>RES, 1.50 ohm, 1%, 0.1W, 0603</td>
<td>Vishay-Dale</td>
<td>CRCW06031R50FKEA</td>
<td>541-1-50H907-ND</td>
</tr>
<tr>
<td>10</td>
<td>1</td>
<td>C5</td>
<td>47uF</td>
<td>CAP, CERM, 47uF, 25V, +/-20%, X5R, 1206</td>
<td>TDK</td>
<td>C3210R501M16B106B</td>
<td>445-8047-1-ND</td>
</tr>
<tr>
<td>11</td>
<td>1</td>
<td>C1</td>
<td>10uF</td>
<td>CAP, CERM, 10uF, 25V, +/-10%, X5R, 0805</td>
<td>TDK</td>
<td>C3210R101M16B125AB</td>
<td>445-5984-1-ND</td>
</tr>
<tr>
<td>13</td>
<td>2</td>
<td>C8, C10</td>
<td>0uF</td>
<td>CAP, CERM, 0uF, 25V, +/-10%, X7R, 0603</td>
<td>Kemet</td>
<td>GRM188R71E010K010D</td>
<td>399-5090-1-ND</td>
</tr>
<tr>
<td>14</td>
<td>1</td>
<td>TP1</td>
<td>Red</td>
<td>Test Point, Miniature, Red, TH</td>
<td>Keystone</td>
<td>5000</td>
<td>5000K-ND</td>
</tr>
<tr>
<td>15</td>
<td>1</td>
<td>TP2</td>
<td>Red</td>
<td>Test Point, Miniature, Red, TH</td>
<td>Keystone</td>
<td>5000</td>
<td>5000K-ND</td>
</tr>
<tr>
<td>16</td>
<td>2</td>
<td>TP3, TP4</td>
<td>Red</td>
<td>Test Point, Miniature, Red, TH</td>
<td>Keystone</td>
<td>5000</td>
<td>5000K-ND</td>
</tr>
<tr>
<td>17</td>
<td>3</td>
<td>FID1, FID2, FID3</td>
<td>Fiducial mark. There is nothing to buy or mount</td>
<td>N/A</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure A-2: Bill of Materials
IMPORTANT NOTICE FOR TI REFERENCE DESIGNS

Texas Instruments Incorporated (“TI”) reference designs are solely intended to assist designers (“Buyers”) who are developing systems that incorporate TI semiconductor products (also referred to herein as “components”). Buyer understands and agrees that Buyer remains responsible for using its independent analysis, evaluation and judgment in designing Buyer’s systems and products. TI reference designs have been created using standard laboratory conditions and engineering practices. TI has not conducted any testing other than that specifically described in the published documentation for a particular reference design. TI may make corrections, enhancements, improvements and other changes to its reference designs.

Buyers are authorized to use TI reference designs with the TI component(s) identified in each particular reference design and to modify the reference design in the development of their end products. HOWEVER, NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY THIRD PARTY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT, IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI REFERENCE DESIGNS ARE PROVIDED “AS IS”. TI MAKES NO WARRANTIES OR REPRESENTATIONS WITH REGARD TO THE REFERENCE DESIGNS OR USE OF THE REFERENCE DESIGNS, EXPRESS, IMPLIED OR STATUTORY, INCLUDING ACCURACY OR COMPLETENESS. TI DISCLAIMS ANY WARRANTY OF TITLE AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT, QUIET POSSESSION, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS WITH REGARD TO TI REFERENCE DESIGNS OR USE THEREOF. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY BUYERS AGAINST ANY THIRD PARTY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON A COMBINATION OF COMPONENTS PROVIDED IN A TI REFERENCE DESIGN. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, SPECIAL, INCIDENTAL, CONSEQUENTIAL OR INDIRECT DAMAGES, HOWEVER CAUSED, ON ANY THEORY OF LIABILITY AND WHETHER OR NOT TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES, ARISING IN ANY WAY OUT OF TI REFERENCE DESIGNS OR BUYER’S USE OF TI REFERENCE DESIGNS.

TI reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques for TI components are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

Reproduction of significant portions of TI information in TI data books, data sheets or reference designs is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has the necessary expertise to create and implement safeguards that anticipate dangerous failures, monitor failures and their consequences, lessen the likelihood of dangerous failures and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in Buyer’s safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed an agreement specifically governing such use.

Only those TI components that TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components that have not been so designated is solely at Buyer’s risk, and Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated