











TUSB217-Q1

SLLSF89A - SEPTEMBER 2018 - REVISED DECEMBER 2018

# **TUSB217-Q1 USB High Speed Signal Conditioner**

### **Features**

- AEC-Q100 Qualified for Automotive Applications
  - Device Temperature Grade 2: -40°C to 105°C  $T_A$
- Wide Supply Voltage Range: 2.3 6.5 V
- Ultra-low USB Disconnect and Shutdown Power Consumption
- Provides USB 2.0 High Speed Signal Conditioning
- Compatible with USB 2.0, OTG 2.0 and BC 1.2
- Support for Low Speed, Full Speed, High Speed Signaling
- Host/Device Agnostic
- Supports up to 5m Cable Length
  - Four Selectable Signal Boost (Edge Boost Along with DC Boost) Setting via External Pull Down Resistor
  - Three Selectable RX Sensitivity via Pull Up or Down Configurable Pin to Compensate ISI Jitter for High Loss Applications
- Scalable Solution Daisy Chain Devices for High Loss Applications
- Pin Compatible with TUSB213 (5V)

# **Applications**

- Automotive Infotainment
- Automotive Head Unit
- Automotive Media Hub
- Laptop/Desktop/Docking Stations
- Tablets/Cell Phones
- **Televisions**
- Active Cable, Cable Extenders
- Backplane

# 3 Description

The TUSB217-Q1 is a third generation USB 2.0 high speed signal conditioner designed to compensate both AC loss (due to capacitive load) and DC loss (due to resistive loss) in the transmission channel.

The TUSB217-Q1 has a patented design that speeds up transition edges of USB 2.0 high speed signal with an edge booster and increases static levels with a DC boost function. In addition, the TUSB217-Q1 includes a pre-equalization function to improve the receiver sensitivity and compensate the ISI jitter in application with longer cable length. USB low speed and full speed signal characteristics are unaffected by the TUSB217-Q1.

The TUSB217-Q1 improves signal quality without altering packet timing or adding propagation delay, making it ideal for applications that require low latency.

The TUSB217-Q1 helps a system to pass the USB 2.0 high speed electrical near end eye compliance tests with a cable as long as 5 meters.

The TUSB217-Q1 is compatible with the USB On-The-Go (OTG) and Battery Charging (BC 1.2) protocols.

#### **Device Information**

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TUSB217-Q1  | VQFN (14) | 3.50 mm x 3.50 mm |

### Simplified Schematic





# **Table of Contents**

| 1 | Features                             | 1 | 7.4 Devi             | ce Functional Modes                         | 8                |
|---|--------------------------------------|---|----------------------|---------------------------------------------|------------------|
| 2 | Applications                         | 1 | 7.5 TUSI             | B217 Registers                              | 9                |
| 3 | Description                          | _ | <b>Applicati</b>     | on and Implementation                       | 12               |
| 4 | Revision History                     |   | 8.1 Appli            | ication Information                         | 12               |
| 5 | Pin Configuration and Functions      |   | 8.2 Typic            | cal Application                             | 12               |
| 6 | Specifications                       | 0 | Power Su             | upply Recommendations                       | <mark>2</mark> 1 |
| • | 6.1 Absolute Maximum Ratings         | 4 | Layout               |                                             | 22               |
|   | 6.2 ESD Ratings                      |   | 10.1 Lay             | out Guidelines                              | 22               |
|   | 6.3 Recommended Operating Conditions |   | 10.2 Lay             | out Example                                 | 22               |
|   | 6.4 Thermal Information              | 4 | Device a             | nd Documentation Support                    | 23               |
|   | 6.5 Electrical Characteristics       |   | 11.1 Doo             | cumentation Support                         | 23               |
|   | 6.6 Switching Characteristics        |   | 11.2 Red             | ceiving Notification of Documentation Updat | tes 23           |
|   | 6.7 Timing Requirements              |   | 11.3 Cor             | mmunity Resources                           | 23               |
| 7 | Detailed Description                 |   | 11.4 Tra             | demarks                                     | 23               |
| - | 7.1 Overview                         |   | 11.5 Elec            | ctrostatic Discharge Caution                | 23               |
|   | 7.2 Functional Block Diagram         |   | 11.6 Glo             | ssary                                       | 23               |
|   | 7.3 Feature Description              |   | Mechani<br>Informati | cal, Packaging, and Orderable<br>ion        | 23               |
|   |                                      |   |                      |                                             |                  |

# 4 Revision History

| Cł | changes from Original (September 2018) to Revision A                       | Pag |
|----|----------------------------------------------------------------------------|-----|
| •  | Changed the document status From: Advanced Information To: Production data |     |



# 5 Pin Configuration and Functions



## **Pin Functions**

| PIN                           |           | I/O INTERNAL |                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------------------------------|-----------|--------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                          | NO. (RGY) | 1/0          | PULLUP/PULLDOWN | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| BOOST                         | 1         | I            | N/A             | USB High Speed boost select via external pull down resistor. Both edge boost and DC boost are controlled by a single pin in non-I2C mode. In I2C mode edge boost and DC boost can be individually controlled. Sampled upon power up. Does not recognize real time adjustments.  Auto selects BOOST LEVEL = 3 when left floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| NC                            | 2,3       | 1            |                 | Leave unconnected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| RESERVED                      | 8         | 0            |                 | Leave unconnected or connect a decoupling cap $0.1 \mu F$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| RX_SEN <sup>(1)</sup> /ENA_HS | 4         | I/O          | N/A             | In I2C mode: Reserved for TI test purpose. In non-I2C mode: At reset: 3-level input signal RX_SEN. USB High Speed RX Sensitivity Setting to Compensate ISI Jitter H (pin is pulled high) — high RX sensitivity (high loss channel) M (pin is left floating) — medium RX sensitivity (medium loss channel) L (pin is pulled low) — low RX sensitivity (low loss channel) After reset: Output signal ENA_HS. Flag indicating that channel is in High Speed mode. Asserted upon: 1. Detection of USB-IF High Speed test fixture from an unconnected state followed by transmission of USB TEST_PACKET pattern. 2. Squelch detection following USB reset with a successful HS handshake [HS handshake is declared to be successful after single chirp J chirp K pair where each chirp is within 18 μs — 128 μs]. |  |  |
| D2P                           | 5         | I/O          | N/A             | USB High Speed positive port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| D2M                           | 6         | I/O          | N/A             | USB High Speed negative port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| GND                           | 7         | Р            | N/A             | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| D1M                           | 9         | I/O          | N/A             | USB High Speed negative port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| D1P                           | 10        | I/O          | N/A             | USB High Speed positive port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

(1) Pull-down and pull-up resistors for RX\_SEN pin must follow  $R_{RXSEN1}$  and  $R_{RXSEN2}$  resistor recommendations in non  $I^2C$  mode.



### Pin Functions (continued)

| PIN                    | PIN       |     |                                                 |                                                                                                                                                                                                                                                                                                           | DECODURTION |
|------------------------|-----------|-----|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| NAME                   | NO. (RGY) | I/O | PULLUP/PULLDOWN                                 | DESCRIPTION                                                                                                                                                                                                                                                                                               |             |
| SDA <sup>(2)</sup>     | 11        | I/O | 500 kΩ PU<br>1.8 MΩ PD                          | I2C Mode: Bidirectional I2C data pin [7-bit I2C slave address = 0x2C]. In non I2C mode: Reserved for TI test purpose.                                                                                                                                                                                     |             |
| VCC                    | 12        | Р   | N/A                                             | Supply power                                                                                                                                                                                                                                                                                              |             |
| RSTN                   | 14        | I   | 500 kΩ PU<br>1.8 MΩ PD                          | Device disable/enable.  Low – Device is at reset and in shutdown, and High - Normal operation.  Recommend 0.1-µF external capacitor to GND to ensure clean power on reset if not driven. If the pin is driven, it must be held low until the supply voltage for the device reaches within specifications. |             |
| SCL <sup>(2)</sup> /CD | 13        | I/O | When RSTN asserted there is a 500 k $\Omega$ PD | In I2C mode: I2C clock pin [I2C address = 0x2C]. Non I2C mode: After reset: Output CD. Flag indicating that a USB device is attached (connection detected). Asserted from an unconnected state upon detection of DP or DM pull-up resistor. De-asserted upon detection of disconnect.                     |             |
| Thermal Pad            | TPAD      | N/A | N/A                                             | Thermal Pad is electrically not connected to device ground. Connection to board ground is optional.                                                                                                                                                                                                       |             |

<sup>(2)</sup> Pull-up resistors for SDA and SCL pins in I<sup>2</sup>C mode should be R<sub>Pull-up</sub> (depending on I2C bus voltage). If both SDA and SCL are pulled up at power-up the device enters into I<sup>2</sup>C mode.

# 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) (1)

|                                       |                                                    | MIN  | MAX  | UNIT |
|---------------------------------------|----------------------------------------------------|------|------|------|
| Supply voltage range                  | VCC                                                | -0.3 | 7    | V    |
| Voltage range USB data                | DxP, DxM                                           | -0.3 | 5.5  | V    |
| Voltage range on BOOST pin            | BOOST                                              | -0.3 | 1.98 | V    |
| Voltage range other pins              | SCL, SDA, RX_SEN, RSTN                             | -0.3 | 5    | V    |
| Storage temperature, T <sub>stg</sub> |                                                    | -65  | 150  | °C   |
| Maximum junction temperature          | laximum junction temperature, T <sub>J (max)</sub> |      | 125  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |               |                                                                                           | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | ±2000 |      |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per AEC Q100- 011<br>CDM ESD Classification Level C4A         | ±750  | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      |                                           | MIN  | NOM | MAX | UNIT |
|----------------------|-------------------------------------------|------|-----|-----|------|
| V <sub>CC</sub>      | Supply voltage                            | 2.3  | 5   | 6.5 | V    |
| T <sub>A</sub>       | Operating free-air temperature (AEC-Q100) | -40  |     | 105 | °C   |
| $T_J$                | Junction temperature (AEC-Q100)           |      |     | 115 | °C   |
| V <sub>I2C_BUS</sub> | I2C Bus Voltage                           | 1.62 |     | 3.6 | V    |



# **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)

|                              |                                                   | MIN | NOM MAX | UNIT |
|------------------------------|---------------------------------------------------|-----|---------|------|
| DxP, DxM                     | Voltage range USB data                            | 0   | 3.6     | V    |
| BOOST                        | Voltage range BOOST pin                           | 0   | 1.98    | V    |
| SCL, SDA,<br>RX_SEN,<br>RSTN | Voltage range other pins (SCL, SDA, RX_SEN, RSTN) | 0   | 3.6     | V    |

# 6.4 Thermal Information

|                        | THERMAL METRIC (1)                           | RGY (VQFN) | LINUT |
|------------------------|----------------------------------------------|------------|-------|
|                        | THERMAL METRIC (7                            | 14 PINS    | UNIT  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 49.1       | °C/W  |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 52.8       | °C/W  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 24.2       | °C/W  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 2.2        | °C/W  |
| ΨЈВ                    | Junction-to-board characterization parameter | 24.3       | °C/W  |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 7          | °C/W  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                                                     | TEST CONDITIONS                                                                          | MIN TYP (1) | MAX | UNIT |
|--------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------|-----|------|
| POWER                    |                                                                               |                                                                                          |             |     |      |
| I <sub>ACTIVE_HS</sub>   | High Speed Active Current                                                     | USB channel = HS mode. 480 Mbps traffic. V <sub>CC</sub> supply stable, with Boost = Max | 22          | 36  | mA   |
| I <sub>IDLE_HS</sub>     | High Speed Idle Current                                                       | USB channel = HS mode, no traffic.  V <sub>CC</sub> supply stable, Boost = Max           | 22          | 36  | mA   |
| I <sub>HS_SUPSPEND</sub> | High Speed Suspend Current                                                    | USB channel = HS Suspend mode. V <sub>CC</sub> supply stable                             | 0.75        | 1.4 | mA   |
| I <sub>FS</sub>          | Full-Speed Current                                                            | USB channel = FS mode, 12 Mbps traffic, V <sub>cc</sub> supply stable                    | 0.75        | 1.4 | mA   |
| I <sub>DISCONN</sub>     | Disconnect Power                                                              | Host side application. No device attachment.                                             | 0.80        | 1.4 | mA   |
| I <sub>SHUTDN</sub>      | Shutdown Power                                                                | RSTN driven low, V <sub>CC</sub> supply stable                                           | 35          | 95  | μA   |
| CONTROL PIN L            | EAKAGE                                                                        |                                                                                          |             |     |      |
| I <sub>LKG_FS</sub>      | Pin failsafe leakage current for SDA, RSTN                                    | V <sub>CC</sub> = 0 V, pin at V <sub>IH, max</sub>                                       | 10          | 15  | μA   |
| I <sub>LKG_FS</sub>      | Pin failsafe leakage current for BOOST, RX_SEN                                | V <sub>CC</sub> = 0 V, pin at V <sub>IH, max</sub>                                       | 6           | 10  | μA   |
| I <sub>LKG_FS</sub>      | Pin failsafe leakage current for SCL                                          | V <sub>CC</sub> = 0 V, pin at V <sub>IH, max</sub>                                       |             | 70  | nA   |
| INPUT RSTN               |                                                                               |                                                                                          |             | *   |      |
| V <sub>IH</sub>          | High level input voltage                                                      |                                                                                          | 1.5         | 3.6 | V    |
| V <sub>IL</sub>          | Low-level input voltage                                                       |                                                                                          | 0           | 0.5 | V    |
| I <sub>IH</sub>          | High level input current                                                      | V <sub>IH</sub> = 3.6 V, R <sub>PU</sub> enabled                                         |             | ±15 | μA   |
| I <sub>IL</sub>          | Low level input current                                                       | V <sub>IL</sub> = 0V, R <sub>PU</sub> enabled                                            |             | ±20 | μA   |
| INPUT RX_SEN (           | 3-level input, for mid level leave pin f                                      | loating)                                                                                 |             |     |      |
| V <sub>IH</sub>          | High level input voltage R <sub>RXSEN1</sub> =47kΩ, R <sub>RXSEN2</sub> =10kΩ | VCC<=4.3V                                                                                | 1.8         | 3.6 | V    |
| V <sub>IH</sub>          | High level input voltage R <sub>RXSEN1</sub> =37kΩ, R <sub>RXSEN2</sub> =47kΩ | VCC>4.3V                                                                                 | 2.0         | 3.6 | V    |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25 ^{\circ}\text{C}$ .



# **Electrical Characteristics (continued)**

Over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                                        | TEST CONDITIONS                                                           | MIN | TYP (1) | MAX  | UNIT |
|-------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------|-----|---------|------|------|
| V <sub>IL</sub>         | Low level input voltage $22k\Omega \le R_{RXSEN1} \le 33k\Omega$ |                                                                           |     |         | 0.4  | V    |
| INPUT BOOST             |                                                                  |                                                                           |     |         |      |      |
| R <sub>BOOST_LVL0</sub> | External pulldown resistor for BOOST Level 0                     |                                                                           |     |         | 160  | Ω    |
| R <sub>BOOST_LVL1</sub> | External pulldown resistor for BOOST Level 1                     |                                                                           | 1.5 | 1.8     | 2    | kΩ   |
| R <sub>BOOST_LVL2</sub> | External pulldown resistor for BOOST Level 2                     |                                                                           | 3.4 | 3.6     | 3.96 | kΩ   |
| R <sub>BOOST_LVL3</sub> | External pulldown resistor for BOOST Level 3                     |                                                                           | 7.5 |         |      | kΩ   |
| OUTPUTS CD, EN          | A_HS                                                             |                                                                           |     |         |      |      |
| V <sub>OH</sub>         | High level output voltage                                        | I <sub>O</sub> = -50 μA, VCC >= 3.0V                                      | 2.5 |         |      | V    |
| V <sub>OH</sub>         | High level output voltage                                        | I <sub>O</sub> = -50 μA, VCC = 2.3V                                       | 1.8 |         |      | V    |
| V <sub>OL</sub>         | Low level output voltage                                         | I <sub>O</sub> = 50 μA                                                    |     |         | 0.3  | V    |
| I2C                     |                                                                  |                                                                           |     |         |      |      |
| C <sub>I2C_BUS</sub>    | I <sup>2</sup> C Bus Capacitance                                 |                                                                           | 4   |         | 150  | pF   |
| I <sub>OL</sub>         | I <sup>2</sup> C open drain output current                       | V <sub>OL</sub> = 0.4V                                                    | 1.5 |         |      | mA   |
| V <sub>IL</sub>         | V <sub>I2C BUS</sub> = 1.8V +/-10%                               | $R_{Pull-up}$ =1.6k $\Omega$ to 2.5k $\Omega$ , % of $V_{I2C\ BUS}$       |     |         | 25   | %    |
| V <sub>IL</sub>         | V <sub>I2C_BUS</sub> = 3.3V +/-10%                               | $R_{Pull-up}$ =2.8kΩ to 7kΩ, % of $V_{I2C\_BUS}$                          |     |         | 25   | %    |
| V <sub>IH</sub>         | V <sub>I2C_BUS</sub> = 1.8V +/-10%                               | $R_{Pull-up}$ =1.6k $\Omega$ to 2.5k $\Omega$ , % of $V_{I2C\_BUS}$       | 75  |         |      | %    |
| V <sub>IH</sub>         | $V_{I2C\_BUS} = 3.3V + /-10\%$                                   | $R_{Pull-up}$ =2.8k $\Omega$ to 7k $\Omega$ , % of $V_{I2C\_BUS}$         | 75  |         |      | %    |
| R <sub>Pull-up</sub>    | V <sub>I2C_BUS</sub> = 1.8V +/-10%                               |                                                                           | 1.6 | 2       | 2.5  | kΩ   |
| R <sub>Pull-up</sub>    | V <sub>I2C_BUS</sub> = 3.3V +/-10%                               |                                                                           | 2.8 | 4.7     | 7    | kΩ   |
| SCL Frequency           |                                                                  |                                                                           |     |         | 100  | kHz  |
| DxP, DxM                |                                                                  | · ·                                                                       |     |         |      |      |
| C <sub>IO_DXX</sub>     | Capacitance to GND                                               | Measured with VNA at 240 MHz, V <sub>CC</sub> supply stable, Redriver off |     | 2.5     |      | pF   |

# 6.6 Switching Characteristics

Over operating free-air temperature range (unless otherwise noted)

| •                    |                | ,                                                                      |     |                    |     |      |
|----------------------|----------------|------------------------------------------------------------------------|-----|--------------------|-----|------|
|                      | PARAMETER      | TEST CONDITIONS                                                        | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
| DxP, DxM             | USB Signals    |                                                                        |     |                    |     |      |
| F <sub>BR_DXX</sub>  | Bit Rate       | USB channel = HS mode. 480 Mbps traffic. V <sub>CC</sub> supply stable |     |                    | 480 | Mbps |
| t <sub>R/F_DXX</sub> | Rise/Fall time |                                                                        | 100 |                    |     | ps   |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25^{\circ}\text{C}$ .

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



# 6.7 Timing Requirements

|                      |                                                                                                                                 | MIN | NOM MA | X UNIT |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|--------|--------|
| POWER U              | P TIMING                                                                                                                        |     |        |        |
| T <sub>RSTN_PW</sub> | Minimum width to detect a valid RSTN signal assert when the pin is actively driven low                                          | 100 |        | μs     |
| T <sub>STABLE</sub>  | VCC must be stable before RSTN de-assertion                                                                                     | 300 |        | μs     |
| T <sub>READY</sub>   | Maximum time needed for the device to be ready after RSTN is deasserted.                                                        |     | 50     | 0 µs   |
| T <sub>RAMP</sub>    | V <sub>CC</sub> ramp time                                                                                                       | 0.2 | 10     | 0 ms   |
| I2C (STD)            |                                                                                                                                 |     |        |        |
| t <sub>SUSTO</sub>   | Stop setup time, SCL ( $T_r$ =600ns-1000ns), SDA ( $T_r$ =6.5ns-106.5ns), 100kHz STD                                            | 4   |        | μs     |
| t <sub>HDSTA</sub>   | Start hold time, SCL (Tr=600ns-1000ns), SDA (Tf=6.5ns-106.5ns), 100kHz STD                                                      | 4   |        | μs     |
| t <sub>SUSTA</sub>   | Start setup time, SCL (T <sub>r</sub> =600ns-1000ns), SDA (T <sub>f</sub> =6.5ns-106.5ns), 100kHz STD                           | 4.7 |        | μs     |
| t <sub>SUDAT</sub>   | Data input or False start/stop, setup time, SCL (T <sub>r</sub> =600ns-1000ns), SDA (T <sub>f</sub> =6.5ns-106.5ns), 100kHz STD | 250 |        | ns     |
| t <sub>HDDAT</sub>   | Data input or False start/stop, hold time, SCL (T <sub>r</sub> =600ns-1000ns), SDA (T <sub>f</sub> =6.5ns-106.5ns), 100kHz STD  | 5   |        | μs     |
| t <sub>BUF</sub>     | Bus free time between START and STOP conditions                                                                                 | 4.7 |        | μs     |
| t <sub>LOW</sub>     | Low period of the I <sub>2C</sub> clock                                                                                         | 4.7 |        | μs     |
| t <sub>HIGH</sub>    | High period of the I <sub>2C</sub> clock                                                                                        | 4   |        | μs     |
| t <sub>F</sub>       | Fall time of both SDA and SCL signals                                                                                           |     | 30     | 0 ns   |
| t <sub>R</sub>       | Rise time of both SDA and SCL signals                                                                                           |     | 100    | 0 ns   |



Figure 1. Power On and Reset Timing



Figure 2. I2C Timing

Product Folder Links: TUSB217-Q1

Submit Documentation Feedback



# 7 Detailed Description

#### 7.1 Overview

The TUSB217-Q1 is a USB High-Speed (HS) signal conditioner designed to compensate for ISI signal loss in a transmission channel. TUSB217-Q1 has a patented design for USB Low Speed (LS) and Full Speed (FS) signals. It does not alter the signal characteristics. HS signals are compensated. The design is compatible with USB On-The-Go (OTG) and Battery Charging (BC) specifications.

Programmable signal gain through an external resistor permits fine tuning device performance to optimize signals. This helps pass USB HS electrical compliance tests at the connector. Additional RX sensitivity, tuned by external pull-up resistor and pull-down resistor, allows to overcome attenuation in cables. The TUSB217-Q1 allows application in series to cover longer distances, or high loss transmission paths. A maximum of 4 devices can be daisy-chained.

### 7.2 Functional Block Diagram

### **Functional Block Diagram**



Copyright © 2018, Texas Instruments Incorporated

### 7.3 Feature Description

### 7.3.1 High speed boost

The high speed booster (combination of edge boost and DC boost) improves the eye width for USB2.0 high speed signals. It is direction independent and by that is compatible to OTG systems. The BOOST pin is configuring the booster strength with different values of pull down resistors to set 4 levels of boosts, alternatively the boost level can be set via I2C register according to I<sup>2</sup>C mode. Internal circuitry of the signal conditioner reduces possible overshoot.

#### 7.3.2 RX Sensitivity

The RX\_SEN pin is a tri-level pin. It is used to set the gain of the device according to system channel loss. RX sensitivity can be increased to recover incoming signals with low vertical eye opening to be able to boost weak signals and helps overcoming high attenuation.

#### 7.4 Device Functional Modes

# 7.4.1 Low Speed (LS) mode

TUSB217-Q1 automatically detects a LS connection and does not enable signal compensation. CD pin is asserted high but ENA\_HS will be low.

# 7.4.2 Full Speed (FS) mode

TUSB217-Q1 automatically detects a FS connection and does not enable signal compensation. CD pin is asserted high but ENA\_HS will be low



### **Device Functional Modes (continued)**

### 7.4.3 High Speed (HS) mode

TUSB217-Q1 automatically detects a HS connection and will enable signal compensation as determined by the configuration of the RX\_SEN pin and the external pull down resistance on its BOOST pin.

CD pin and ENA\_HS pin are asserted high when high speed boost is active.

### 7.4.4 High Speed downstream port electrical compliance test mode

TUSB217-Q1 will detect HS compliance test fixture and enter downstream port high speed eye diagram test mode. CD pin will be low and ENA\_HS pin is asserted high when TUSB217-Q1 is in HS eye compliance test mode.

If RSTN pin is asserted low and de-asserted high while TUSB217-Q1 is operating in HS functional mode, TUSB217-Q1 will transition to HS eye compliance test mode and CD asserts low and ENA\_HS remains high. When this occurs signal compensation is enabled.

#### 7.4.5 Shutdown mode

TUSB217-Q1 can be disabled when its RSTN pin is asserted low. DP, DM traces are continuous through the device in shutdown mode. The USB channel is still fully operational, but there is neither signal compensation, nor any indication from the CD pin as to the status of the channel.

MODE CD ENA\_HS Low speed HIGH LOW Full speed HIGH LOW HIGH HIGH High speed High speed downstream port electrical test LOW HIGH LOW LOW Shutdown

Table 1. CD and ENA\_HS Pins in Different Modes

### 7.4.6 I<sup>2</sup>C mode

TUSB217-Q1 supports 100 KHz I2C for device configuration, status read back and test purposes. For detail electrical and functional specifications refer to I2C Bus Specification 2.1, 2001 – STANDARD MODE. This controller is enabled after SCL and SDA pins are sampled high shortly after return from shutdown. In this mode, the CSR can be accessed by I2C read/write transaction to 7-bit slave address 0x2C. It is advised to set CFG\_ACTIVE bit before changing values. This halts the FSM, and reset it after all changes are made. This ensure proper startup into high speed mode.

### 7.5 TUSB217 Registers

Table 2 lists the memory-mapped registers for the TUSB217 registers. All register offset addresses not listed in Table 2 should be considered as reserved locations and the register contents should not be modified.

**Table 2. TUSB217 Registers** 

| Offset | Acronym       | Register Name                                  | Section |
|--------|---------------|------------------------------------------------|---------|
| 0x1    | EDGE_BOOST    | This register is setting EDGE BOOST level.     | Go      |
| 0x3    | CONFIGURATION | This register is selecting device mode.        | Go      |
| 0xE    | DC_BOOST      | This register is setting DC BOOST level.       | Go      |
| 0x25   | RX_SEN        | This register is setting RX Sensitivity level. | Go      |

Complex bit access types are encoded to fit into small table cells. Table 3 shows the codes that are used for access types in this section.



### Table 3. TUSB217 Access Type Codes

| Access Type            | Code | Description                            |  |  |
|------------------------|------|----------------------------------------|--|--|
| Read Type              |      |                                        |  |  |
| RH                     | Н    | Set or cleared by hardware             |  |  |
|                        | R    | Read                                   |  |  |
| Write Type             |      |                                        |  |  |
| W                      | W    | Write                                  |  |  |
| Reset or Default Value |      |                                        |  |  |
| -n                     |      | Value after reset or the default value |  |  |

## 7.5.1 EDGE\_BOOST Register (Offset = 0x1) [reset = X]

EDGE\_BOOST is shown in Figure 3 and described in Table 4.

Return to Summary Table.

This register is setting EDGE BOOST level.

Figure 3. EDGE\_BOOST Register



## Table 4. EDGE\_BOOST Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                    |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | ACB_LVL  | RH/W | X     | XXXXb (sampled at startup from BOOST pin) 0000b to 1111b range                                                                                                                 |
|     |          |      |       | 0x0 = BOOST PIN LEVEL 0 (lowest edge boost setting)                                                                                                                            |
|     |          |      |       | 0x3 = BOOST PIN LEVEL 1                                                                                                                                                        |
|     |          |      |       | 0x6 = BOOST PIN LEVEL 2                                                                                                                                                        |
|     |          |      |       | 0x8 = BOOST PIN LEVEL 3                                                                                                                                                        |
|     |          |      |       | 0xF = (highest edge boost setting)                                                                                                                                             |
| 3-0 | RESERVED | RH/W | X     | These bits are reserved bits and set by hardware at reset.  When this register is modified the software should first read these reserved bits and rewrite with the same values |

# 7.5.2 CONFIGURATION Register (Offset = 0x3) [reset = X]

CONFIGURATION is shown in Figure 4 and described in Table 5.

Return to Summary Table.

This register is selecting device mode.

# Figure 4. CONFIGURATION Register



### **Table 5. CONFIGURATION Register Field Descriptions**

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                    |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | RESERVED | RH/W | X     | These bits are reserved bits and set by hardware at reset.  When this register is modified the software should first read these reserved bits and rewrite with the same values |



## Table 5. CONFIGURATION Register Field Descriptions (continued)

| Bit | Field      | Туре | Reset | Description                                                                                                                                                            |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | CFG_ACTIVE | RH/W | 0x1   | Configuration mode  After reset, if I2C mode is true (SCL and SDA are both pulled high) set the bit to get into configuration mode and clear to return to normal mode. |
|     |            |      |       | 0x0 = NORMAL MODE                                                                                                                                                      |
|     |            |      |       | 0x1 = CONFIGURATION MODE                                                                                                                                               |

## 7.5.3 DC\_BOOST Register (Offset = 0xE) [reset = X]

DC\_BOOST is shown in Figure 5 and described in Table 6.

Return to Summary Table.

This register is setting DC BOOST level.

### Figure 5. DC\_BOOST Register

| 7        | 6 | 5 | 4 | 3       | 2   | 1 | 0 |
|----------|---|---|---|---------|-----|---|---|
| RESERVED |   |   |   | DCB_LVL |     |   |   |
| RH/W-X   |   |   |   | RH/     | W-X |   |   |

## Table 6. DC\_BOOST Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                    |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | RESERVED | RH/W | X     | These bits are reserved bits and set by hardware at reset.  When this register is modified the software should first read these reserved bits and rewrite with the same values |
| 3-0 | DCB_LVL  | RH/W | X     | XXXXb (sampled at startup from BOOST pin) 0000b to 1111b range                                                                                                                 |
|     |          |      |       | 0x0 = BOOST PIN LEVEL 0 (lowest dc boost setting)                                                                                                                              |
|     |          |      |       | 0x2 = BOOST PIN LEVEL 1 and 2                                                                                                                                                  |
|     |          |      |       | 0x6 = BOOST PIN LEVEL 3                                                                                                                                                        |
|     |          |      |       | 0xF = (highest dc boost setting)                                                                                                                                               |

## 7.5.4 RX\_SEN Register (Offset = 0x25) [reset = X]

RX\_SEN is shown in Figure 6 and described in Table 7.

Return to Summary Table.

This register is setting RX Sensitivity level.

### Figure 6. RX\_SEN Register



# Table 7. RX\_SEN Register Field Descriptions

| Bit | Field  | Туре | Reset | Description                                                             |
|-----|--------|------|-------|-------------------------------------------------------------------------|
| 7-0 | RX_SEN | RH/W | X     | XXXXb (sampled at startup from RX_SEN pin) 00000000b to 11111111b range |
|     |        |      |       | 0x0 = RX_SEN LEVEL LOW                                                  |
|     |        |      |       | 0x44 = RX_SEN LEVEL MID                                                 |
|     |        |      |       | 0x77 = RX_SEN LEVEL HIGH                                                |
|     |        |      |       | 0xFF = (highest setting)                                                |

Copyright © 2018, Texas Instruments Incorporated

Submit Documentation Feedback



# 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The purpose of the TUSB217-Q1 is to re-store the signal integrity of a USB High Speed channel up to the USB connector. The loss in signal quality stems from reduced channel bandwidth due to high loss PCB trace and other components that contribute a capacitive load. This can cause the channel to fail the USB near end eye mask. Proper use of the TUSB217-Q1 can help to pass this eye mask.

A secondary purpose is to use the CD pin of the TUSB217-Q1 to control other blocks on the customer platform, if so desired.

# 8.2 Typical Application

A typical application is shown in Figure 7. In this setup, D2P and D2M face the USB connector while D1P and D1M face the USB host. The orientation may be reversed [that is, D2 faces transceiver and D1 faces connector].



Copyright © 2018, Texas Instruments Incorporated

Figure 7. Reference Schematic (design example)

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated



# **Typical Application (continued)**

### 8.2.1 Design Requirements

TUSB217-Q1 requires a valid reset signal as described in the *power supply recommendations* section. The capacitor at RSTN pin is not required if a micro controller drives the RSTN pin according to recommendations.

For this design example, use the parameters shown in Table 8, Table 9 and Table 10

Table 8. Design Parameters for 5 V Supply with High Loss System

| PARAMETER                       |                               |                               |              |                                                  |  |  |
|---------------------------------|-------------------------------|-------------------------------|--------------|--------------------------------------------------|--|--|
| V <sub>CC</sub>                 | 5 V ±10%                      |                               |              |                                                  |  |  |
| I <sup>2</sup> C support requir | No                            |                               |              |                                                  |  |  |
|                                 |                               | R <sub>BOOST</sub>            | BOOST Level  |                                                  |  |  |
|                                 |                               | 0-Ω                           | 0            |                                                  |  |  |
| Edge and DC Boo                 | ost                           | 1.8 kΩ ±1%                    | 1            | Boost Level 1: $R_{BOOST} = 1.8 \text{ k}\Omega$ |  |  |
|                                 |                               | $3.6 \text{ k}\Omega \pm 1\%$ | 2            | 1,80021 - 1,01/22                                |  |  |
|                                 |                               | Do Not Install (DNI)          | 3            |                                                  |  |  |
|                                 | R <sub>RXSEN1</sub>           | R <sub>RXSEN2</sub>           | RX_SEN Level | High RX                                          |  |  |
| RX Sensitivity                  | 22 kΩ - 33 kΩ (27 kΩ typical) | Do Not Install (DNI)          | Low          | Sensitivity Level:                               |  |  |
|                                 | Do Not Install (DNI)          | Do Not Install (DNI)          | Medium       | $R_{RXSEN1} = 37 \text{ k}\Omega$                |  |  |
|                                 | $37~\mathrm{k}\Omega^{(2)}$   | 47 kΩ                         | High         | $R_{RXSEN2} = 47 \text{ k}\Omega$                |  |  |

<sup>(1)</sup> These parameters are starting values for a high loss system. Further tuning might be required based on specific host and/or device as well as cable length and loss profile. These settings are not specific to a 5V supply system could be applicable to 3.3V supply system as well.

Table 9. Design Parameters for 3.3 V Supply with Low to Medium Loss System

| PARAMETER                                            |                               |                               |              |                                          |  |  |  |  |
|------------------------------------------------------|-------------------------------|-------------------------------|--------------|------------------------------------------|--|--|--|--|
| V <sub>CC</sub>                                      |                               |                               |              |                                          |  |  |  |  |
| I <sup>2</sup> C support required in system (Yes/No) |                               |                               |              |                                          |  |  |  |  |
|                                                      |                               | R <sub>BOOST</sub>            | BOOST Level  |                                          |  |  |  |  |
|                                                      |                               | 0-Ω                           | 0            |                                          |  |  |  |  |
| Edge and DC Boo                                      | est                           | 1.8 kΩ ±1%                    | 1            | Boost Level 0:<br>$R_{BOOST} = 0-\Omega$ |  |  |  |  |
|                                                      |                               | 3.6 kΩ ±1%                    | 2            | 1.80021 = 0.22                           |  |  |  |  |
|                                                      |                               | Do Not Install (DNI)          | 3            |                                          |  |  |  |  |
|                                                      | R <sub>RXSEN1</sub>           | R <sub>RXSEN2</sub>           | RX_SEN Level | Medium RX                                |  |  |  |  |
| RX Sensitivity                                       | 22 kΩ - 33 kΩ (27 kΩ typical) | Do Not Install (DNI)          | Low          | Sensitivity Level:                       |  |  |  |  |
|                                                      | Do Not Install (DNI)          | Do Not Install (DNI)          | Medium       | R <sub>RXSEN1</sub> = DNI                |  |  |  |  |
|                                                      | Do Not Install (DNI)          | 22 kΩ - 33 kΩ (27 kΩ typical) | High         | R <sub>RXSEN2</sub> = DNI                |  |  |  |  |

<sup>(1)</sup> These parameters are starting values for a low to medium loss system. Further tuning might be required based on specific host and/or device as well as cable length and loss profile. These settings are not specific to a 3.3V supply system could be applicable to 5V supply system as well.

<sup>(2)</sup> This resistor is needed for a 5V supply to divide the voltage down so the BOOST pin voltage does not exceed 3.6V



| Table 10. Design Parameters for 2.3V - 4.3V VBAT Supply with Low to Medium Loss System | Table 10. Design Parameters | for 2.3V - 4.3V VBAT | Supply with Low to | o Medium Loss Sys | stem |
|----------------------------------------------------------------------------------------|-----------------------------|----------------------|--------------------|-------------------|------|
|----------------------------------------------------------------------------------------|-----------------------------|----------------------|--------------------|-------------------|------|

|                                 | PAF                           | RAMETER              |              | VALUE <sup>(1)</sup>                     |  |
|---------------------------------|-------------------------------|----------------------|--------------|------------------------------------------|--|
| V <sub>CC</sub>                 |                               |                      |              | 2.3 V to 4.3V                            |  |
| I <sup>2</sup> C support requir | red in system (Yes/No)        |                      |              | No                                       |  |
| Edge and DC Boos                |                               | R <sub>BOOST</sub>   | BOOST Level  |                                          |  |
|                                 |                               | 0-Ω                  | 0            | 7                                        |  |
|                                 | ost                           | 1.8 kΩ ±1%           | 1            | Boost Level 0:<br>$R_{BOOST} = 0-\Omega$ |  |
|                                 |                               | 3.6 kΩ ±1%           | 2            | 1.BOOS1 = 0.32                           |  |
|                                 |                               | Do Not Install (DNI) | 3            |                                          |  |
| DV Canadah da                   | R <sub>RXSEN1</sub>           | R <sub>RXSEN2</sub>  | RX_SEN Level | Medium RX                                |  |
|                                 | 22 kΩ - 33 kΩ (27 kΩ typical) | Do Not Install (DNI) | Low          | Sensitivity Level:                       |  |
| RX Sensitivity                  | Do Not Install (DNI)          | Do Not Install (DNI) | Medium       | R <sub>RXSEN1</sub> = DNI                |  |
|                                 | 37 kΩ <sup>(2)</sup>          | 10 kΩ                | High         | $R_{RXSEN2} = DNI$                       |  |

<sup>(1)</sup> These parameters are starting values for a low to medium loss system. Further tuning might be required based on specific host and/or device as well as cable length and loss profile. These settings are not specific to a 2.3V-4.3V supply system could be applicable to 5V supply system as well.

### 8.2.2 Detailed Design Procedure

The ideal BOOST setting is dependent upon the signal chain loss characteristics of the target platform. The recommendation is to start with BOOST level 0, and then increment to BOOST level 1, and so on. if permissible. Same applies to the RX sensitivity setting where it is recommended to plan for the required pads or connections to change boost settings, but to start with RX sensitivity level 1.

In order for the TUSB217-Q1 to recognize any change to the BOOST setting, the RSTN pin must be toggled. This is because the BOOST pin is latched on power up and the pin is ignored thereafter.

#### **NOTE**

The TUSB217-Q1 compensates for extra attenuation in the signal path according to the configuration of the RX\_SEN pin. This pin is not 5 V tolerant and therefore when selecting the highest RX sensitivity level, the voltage level at RX\_SEN pin must be less than 3.6V.

Placement of the device is also dependent on the application goal. Table 11 summarizes our recommendations.

**Table 11. Platform Placement Guideline** 

| PLATFORM GOAL                                           | SUGGESTED TUSB217-Q1 PLACEMENT         |  |  |  |  |
|---------------------------------------------------------|----------------------------------------|--|--|--|--|
| Pass USB Near End Mask at the receptacle                | Close to measurement point (connector) |  |  |  |  |
| Pass USB Far End Eye Mask at the plug                   | Close to USB PHY                       |  |  |  |  |
| Cascade multiple TUSB217s to improve device enumeration | Midway between each USB interconnect   |  |  |  |  |

**Table 12. Table of Recommended Settings** 

| BOOST and RX_SEN settings (1) for channel loss                   |         |                |  |  |  |  |  |  |
|------------------------------------------------------------------|---------|----------------|--|--|--|--|--|--|
| Pre-channel cable length (Between USB PHY and TUSB217-Q1)        | BOOST   | RX_SEN         |  |  |  |  |  |  |
| 0-3 meter                                                        | Level 0 | Medium or High |  |  |  |  |  |  |
| 2-5 meter                                                        | Level 1 | Medium or High |  |  |  |  |  |  |
| Post-channel cable length (Between TUSB217-Q1 and inter-connect) | BOOST   | RX_SEN         |  |  |  |  |  |  |
| 0-2 meter                                                        | Level 0 | Medium or High |  |  |  |  |  |  |
| 1-4 meter                                                        | Level 1 | Medium or High |  |  |  |  |  |  |

<sup>(1)</sup> These parameters are starting values for different cable lengths. Further tuning might be required based on specific host and/or device as well as cable length and loss profile.

<sup>(2)</sup> This resistor is needed for a VBAT supply (2.3V - 4.3V) to divide the voltage down so the BOOST pin voltage does not exceed 3.6V



### 8.2.2.1 Test Procedure to Construct USB High Speed Eye Diagram

#### NOTE

USB-IF certification tests for High Speed eye masks require the *mandated use* of the USB-IF developed test fixtures. These test fixtures do not require the use of oscilloscope probes. Instead they use SMA cables. More information can be found at the USB-IF Compliance Updates Page. It is located under the *Electrical Specifications* section, ID 86 dated March 2013.

The following procedure must be followed before using any oscilloscope compliance software to construct a USB High Speed Eye Mask:

### 8.2.2.1.1 For a Host Side Application

- 1. Configure the TUSB217-Q1 to the desired BOOST setting
- 2. Power on (or toggle the RSTN pin if already powered on) the TUSB217-Q1
- 3. Using SMA cables, connect the oscilloscope and the USB-IF host-side test fixture to the TUSB217-Q1
- 4. Enable the host to transmit USB TEST PACKET
- 5. Execute the oscilloscope USB compliance software.
- 6. Repeat the above steps in order to re-test TUSB217-Q1 with a different BOOST setting (must reset to change)

#### 8.2.2.1.2 For a Device Side Application

- 1. Configure the TUSB217-Q1 to the desired BOOST setting
- 2. Power on (or toggle the RSTN pin if already powered on) the TUSB217-Q1
- 3. Connect a USB host, the USB-IF device-side test fixture, and USB device to the TUSB217-Q1. Ensure that the USB-IF device test fixture is configured to the 'INIT' position
- 4. Allow the host to enumerate the device
- 5. Enable the device to transmit USB TEST PACKET
- 6. Using SMA cables, connect the oscilloscope to the USB-IF device-side test fixture and ensure that the device-side test fixture is configured to the 'TEST' position.
- 7. Execute the oscilloscope USB compliance software.
- 8. Repeat the above steps in order to re-test TUSB217-Q1 with a different BOOST setting (must reset to change)



## 8.2.3 Application Curves



Figure 8. Near End Eye Measurement Set up With Pre-channel Cable



Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated





Figure 13. 3 meter pre-channel with TUSB217-Q1 BOOST=0 RX\_SEN=MED



Figure 14. 3 meter pre-channel with TUSB217-Q1 BOOST=0 RX\_SEN=HIGH



Figure 15. 2 meter without TUSB217-Q1



Figure 16. 2 meter pre-channel with TUSB217-Q1 BOOST=1 RX\_SEN=MED



Figure 17. 2 meter pre-channel with TUSB217-Q1 BOOST=1 RX\_SEN=HIGH



Figure 18. 5 meter without TUSB217-Q1





Figure 19. 5 meter pre-channel with TUSB217-Q1 BOOST=1 RX\_SEN=MED



Figure 20. 5 meter pre-channel with TUSB217-Q1 BOOST=1 RX\_SEN=HIGH

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated

18





Figure 21. Near end eye measurement set up with post-channel cable



Copyright © 2018, Texas Instruments Incorporated

Submit Documentation Feedback





Figure 26. 1 meter post-channel with TUSB217-Q1 BOOST=0 RX\_SEN=MED



Figure 27. 1 meter post-channel with TUSB217-Q1 BOOST=0 RX\_SEN=HIGH



Figure 28. 2 meter without TUSB217-Q1



Figure 29. 2 meter post-channel with TUSB217-Q1 BOOST=1 RX\_SEN=MED



Figure 30. 2 meter post-channel with TUSB217-Q1 BOOST=1 RX\_SEN=HIGH



Figure 31. 4 meter without TUSB217-Q1

Submit Documentation Feedback

Copyright © 2018, Texas Instruments Incorporated





Figure 32. 4 meter post-channel with TUSB217-Q1 BOOST=1 RX\_SEN=MED



Figure 33. 4 meter post-channel with TUSB217-Q1 BOOST=1 RX\_SEN=HIGH

# 9 Power Supply Recommendations

On power up, the interaction of the RSTN pin and power on ramp could result in digital circuits not being set correctly. The device should not be enabled until the power on ramp has settled to minimum recommended supply voltage or higher to ensure a correct power on reset of the digital circuitry. If RSTN cannot be held low by microcontroller or other circuitry until the power on ramp has settled, then an external capacitor from the RSTN pin to GND is required to hold the device in the low power reset state.

The RC time constant should be larger than five times of the power on ramp time (0 to  $V_{CC}$ ). With a typical internal pullup resistance of 500 k $\Omega$ , the recommended minimum external capacitance is calculated as:

Product Folder Links: TUSB217-Q1

[Ramp Time x 5]  $\div$  [500 k $\Omega$ ] (1)

Submit Documentation Feedback



## 10 Layout

# 10.1 Layout Guidelines

Although the land pattern has matched trace width to pad width, optimal impedance control is based on the user's own PCB stack-up. The recommendation is to maintain 90  $\Omega$  differential routing underneath the device.

All dimensions are in millimetres (mm).

## 10.2 Layout Example



Figure 34. Layout Example (thermal pad grounding is optional)

Submit Documentation Feedback



# 11 Device and Documentation Support

## 11.1 Documentation Support

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **RGY0014B**



## **PACKAGE OUTLINE**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

www.ti.com



## **EXAMPLE BOARD LAYOUT**

# **RGY0014B**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

www.ti.com

<sup>4.</sup> This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **EXAMPLE STENCIL DESIGN**

# **RGY0014B**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

www.ti.com

www.ti.com 23-May-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | erial type Package   Pins Package qty   Carrier RoH |                  | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |  |
|-----------------------|--------|---------------|-----------------------------------------------------|------------------|------|---------------|---------------------|--------------|--------------|--|
|                       | (1)    | (2)           |                                                     |                  | (3)  | Ball material | Peak reflow         |              | (6)          |  |
|                       |        |               |                                                     |                  |      | (4)           | (5)                 |              |              |  |
| TUSB217RGYRQ1         | Active | Production    | VQFN (RGY)   14                                     | 3000   LARGE T&R | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 105   | U217Q1       |  |
| TUSB217RGYRQ1.A       | Active | Production    | VQFN (RGY)   14                                     | 3000   LARGE T&R | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | U217Q1       |  |
| TUSB217RGYTQ1         | Active | Production    | VQFN (RGY)   14                                     | 250   SMALL T&R  | Yes  | NIPDAU   SN   | Level-2-260C-1 YEAR | -40 to 105   | U217Q1       |  |
| TUSB217RGYTQ1.A       | Active | Production    | VQFN (RGY)   14                                     | 250   SMALL T&R  | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | U217Q1       |  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jun-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TUSB217RGYRQ1 | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q2               |
| TUSB217RGYRQ1 | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q2               |
| TUSB217RGYTQ1 | VQFN            | RGY                | 14 | 250  | 180.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q2               |
| TUSB217RGYTQ1 | VQFN            | RGY                | 14 | 250  | 180.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 5-Jun-2025



### \*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |                              |     |      |      |             |            |             |
|-----------------------------------------|------------------------------|-----|------|------|-------------|------------|-------------|
| Device                                  | Package Type Package Drawing |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TUSB217RGYRQ1                           | VQFN                         | RGY | 14   | 3000 | 367.0       | 367.0      | 38.0        |
| TUSB217RGYRQ1                           | VQFN                         | RGY | 14   | 3000 | 367.0       | 367.0      | 35.0        |
| TUSB217RGYTQ1                           | VQFN                         | RGY | 14   | 250  | 210.0       | 185.0      | 35.0        |
| TUSB217RGYTQ1                           | VQFN                         | RGY | 14   | 250  | 213.0       | 191.0      | 35.0        |

3.5 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).





NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated