SLOS277C – JANUARY 2000 – REVISED NOVEMBER 2002

- Ideal for Notebook Computers, PDAs, and Other Small Portable Audio Devices
- 2 W Into 4-Ω From 5-V Supply
- 0.6 W Into 4-Ω From 3-V Supply
- Stereo Head Phone Drive
- Separate Inputs for the Mono (BTL) Signal and Stereo (SE) Left/Right Signals
- Wide Power Supply Compatibility 3 V to 5 V
- Meets PC99 Desktop Specs (Target)
- Low Supply Current
  - 11 mA Typical at 5 V
  - 10 mA Typical at 3 V
- Shutdown Control . . . 1 μA Typical
- Shutdown Pin Is TTL Compatible
- -40°C to 85°C Operating Temperature Range
- Space-Saving, Thermally-Enhanced MSOP Packaging

#### description

The TPA0223 is a 2-W mono bridge-tied-load (BTL) amplifier designed to drive speakers with as low as  $4-\Omega$  impedance. The amplifier can be reconfigured on the fly to drive two stereo single-ended (SE) signals into head phones. This makes the device ideal for small notebook computers, PDAs, digital personal audio players, anyplace a mono speaker and stereo headphones are required. From a 5-V supply, the TPA0223 can deliver 2 W of power into a  $4-\Omega$  speaker.

The gain of the input stage is set by the user-selected input resistor and a 50-k $\Omega$  internal feedback resistor (A<sub>V</sub> = – R<sub>F</sub>/ R<sub>I</sub>). The power stage is internally configured with a gain of –1.25 V/V in SE mode, and –2.5 V/V in BTL mode. Thus, the overall gain of the amplifier is 62.5 k $\Omega$ / R<sub>I</sub> in SE mode and 125 k $\Omega$ / R<sub>I</sub> in BTL mode. The input terminals, high-impedance CMOS inputs, can be used as summing nodes.

The TPA0223 is available in the 10-pin thermally-enhanced MSOP package (DGQ) and operates over an ambient temperature range of –40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





Copyright © 2002, Texas Instruments Incorporated

SLOS277C - JANUARY 2000 - REVISED NOVEMBER 2002



#### AVAILABLE OPTIONS

|               | PACKAGED DEVICES           | MEOD                  |  |
|---------------|----------------------------|-----------------------|--|
| ТА            | MSOP <sup>†</sup><br>(DGQ) | MSOP<br>SYMBOLIZATION |  |
| -40°C to 85°C | TPA0223DGQ                 | AEI                   |  |

<sup>†</sup> The DGQ package are available taped and reeled. To order a taped and reeled part, add the suffix R to the part number (e.g., TPA0223DGQR).



SLOS277C - JANUARY 2000 - REVISED NOVEMBER 2002

#### **Terminal Functions**

| TERMINA         | 4L  |     | DECODIPTION                                                                                                                                       |
|-----------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | I/O | DESCRIPTION                                                                                                                                       |
| BYPASS          | 4   | I   | BYPASS is the tap to the voltage divider for internal mid-supply bias. This terminal should be connected to a $0.1-\mu F$ to $1-\mu F$ capacitor. |
| GND             | 8   |     | Ground terminal                                                                                                                                   |
| LIN             | 9   | Ι   | Left-channel input terminal                                                                                                                       |
| LO/MO-          | 10  | 0   | Left-output in SE mode and mono negative output in BTL mode.                                                                                      |
| MONO-IN         | 1   | Ι   | Mono input terminal                                                                                                                               |
| RIN             | 5   | Ι   | Right-channel input terminal                                                                                                                      |
| RO/MO+          | 6   | 0   | Right-output in SE mode and mono positive output in BTL mode                                                                                      |
| SHUTDOWN        | 2   | I   | SHUTDOWN places the entire device in shutdown mode when held low. TTL compatible input.                                                           |
| ST/MN           | 7   | I   | Selects between stereo and mono mode. When held high, the amplifier is in SE stereo mode, while held low, the amplifier is in BTL mono mode.      |
| V <sub>DD</sub> | 3   | I   | V <sub>DD</sub> is the supply voltage terminal.                                                                                                   |

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>DD</sub>                                    |                                                   |
|--------------------------------------------------------------------|---------------------------------------------------|
| Input voltage range, V <sub>1</sub>                                | –0.3 V to V <sub>DD</sub> +0.3 V                  |
| Continuous total power dissipation                                 | internally limited (see Dissipation Rating Table) |
| Operating free-air temperature range, T <sub>A</sub> (see Table 3) | 40°C to 85°C                                      |
| Operating junction temperature range, T <sub>1</sub>               | –40°C to 150°C                                    |
| Storage temperature range, T <sub>stg</sub>                        |                                                   |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seco          | nds 260°C                                         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------|-----------------|-----------------------|-----------------------|
| DGQ     | 2.14 W‡               | 17.1 mW/°C      | 1.37 W                | 1.11 W                |

<sup>‡</sup>See the Texas Instruments document, *PowerPAD Thermally Enhanced Package Application Report* (SLMA002), for more information on the PowerPAD<sup>™</sup> package. The thermal data was measured on a PCB layout based on the information in the section entitled *Texas Instruments Recommended Board for PowerPAD* on page 33 of that document.

#### recommended operating conditions

|                                                |          |                | MIN | MAX  | UNIT |
|------------------------------------------------|----------|----------------|-----|------|------|
| Supply voltage, V <sub>DD</sub>                |          |                | 2.5 | 5.5  | V    |
|                                                | CT MAL   | $V_{DD} = 3 V$ |     |      |      |
| High-level input voltage, VIH                  | ST/MN    | $V_{DD} = 5 V$ | 4.5 |      | V    |
|                                                | SHUTDOWN |                | 2   |      |      |
|                                                | ST/MN    | $V_{DD} = 3 V$ |     | 1.65 |      |
| Low-level input voltage, VIL                   | ST/MIN   | $V_{DD} = 5 V$ |     | 2.75 | V    |
|                                                | SHUTDOWN |                |     | 0.8  |      |
| Operating free-air temperature, T <sub>A</sub> |          |                | -40 | 85   | °C   |

PowerPAD is a trademark of Texas Instruments.



# electrical characteristics at specified free-air temperature, $V_{DD}$ = 3 V, $T_A$ = 25°C (unless otherwise noted)

|                | PARAMETER                                       | TEST CONDITIONS                                                                                                                   | MIN | TYP | MAX | UNIT |
|----------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| IVool          | Output offset voltage (measured differentially) | $ST/\overline{MN} = 0, R_{L} = 4 \Omega, \overline{SHUTDOWN} = 2 V$                                                               |     |     | 30  | mV   |
| IDD            | Supply current                                  | $V_{DD} = 2.5 \text{ V}, \overline{\text{SHUTDOWN}} = 2 \text{ V}$                                                                |     | 10  | 13  | mA   |
| IDD(SD)        | Supply current, shutdown mode                   | SHUTDOWN = 0                                                                                                                      |     | 1   | 10  | μA   |
|                |                                                 | SHUTDOWN, $V_{DD} = 3.3 \text{ V}$ , $V_I = V_{DD}$                                                                               |     |     | 1   |      |
| Пн             | High-level input current                        | $ST/\overline{MN}$ , $V_{DD} = 3.3 V$ , $V_I = V_{DD}$                                                                            |     |     | 1   | μA   |
| U., I          | Law lavel in mut automat                        | $\overline{\text{SHUTDOWN}}, \text{ V}_{DD} = 3.3 \text{ V}, \qquad \text{V}_{I} = 0 \text{ V}$                                   |     |     | 1   |      |
| l'ILI          | Low-level input current                         | $ST/\overline{MN}$ , $V_{DD} = 3.3 V$ , $V_{I} = 0 V$                                                                             |     |     | 1   | μA   |
| R <sub>F</sub> | Feedback resistor                               | $\frac{V_{DD} = 2.5 \text{ V}, \text{ R}_{\text{L}} = 4 \Omega, \text{ ST/MN} = 1.375 \text{ V},}{\text{SHUTDOWN} = 2 \text{ V}}$ | 48  | 50  | 57  | kΩ   |

### operating characteristics, V\_DD = 3 V, T\_A = 25°C, R\_L = 4 $\Omega$

| PARAMETER |                                      | TES                      | MIN                        | TYP | MAX  | UNIT |     |
|-----------|--------------------------------------|--------------------------|----------------------------|-----|------|------|-----|
|           | Output nousen and Nista 4            | THD = 1%,                | BTL mode                   |     | 660  |      |     |
| PO        | O Output power, see Note 1           |                          | SE mode, $R_L = 32 \Omega$ |     | 33   |      | mW  |
| THD + N   | Total harmonic distortion plus noise | P <sub>O</sub> = 500 mW, | f = 20 Hz to 20 kHz        |     | 0.3% |      |     |
| BOM       | Maximum output power bandwidth       | Gain = 2,                | THD = 2%                   |     | 20   |      | kHz |

NOTE 1: Output power is measured at the output terminals of the device at f = 1 kHz.

# electrical characteristics at specified free-air temperature, $V_{DD}$ = 5 V, $T_{A}$ = 25°C (unless otherwise noted)

| PARAMETER |                                                 | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |
|-----------|-------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| IVOOI     | Output offset voltage (measured differentially) | $ST/\overline{MN} = 0, R_L = 4 \Omega, \overline{SHUTDOWN} = 2 V$ |     |     | 30  | mV   |
| IDD       | Supply current                                  | SHUTDOWN = 2 V                                                    |     | 11  | 17  | mA   |
| IDD(SD)   | Supply current, shutdown mode                   | SHUTDOWN = 0 V                                                    |     | 1   | 10  | μΑ   |
|           |                                                 | SHUTDOWN, $V_{DD} = 5.5 \text{ V}$ , $V_I = V_{DD}$               |     |     | 1   | •    |
| ілні      | High-level input current                        | $ST/\overline{MN}$ , $V_{DD} = 5.5 V$ , $V_I = V_{DD}$            |     |     | 1   | μA   |
| U., I     |                                                 | SHUTDOWN, $V_{DD} = 5.5 \text{ V}$ , $V_I = 0 \text{ V}$          |     |     | 1   |      |
| IIL       | Low-level input current                         | $ST/\overline{MN}$ , $V_{DD} = 5.5 V$ , $V_I = 0 V$               |     |     | 1   | μA   |

### operating characteristics, V<sub>DD</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 4 $\Omega$

| PARAMETER |                                      | TEST CONDITIONS       |                            |  | TYP  | MAX | UNIT |
|-----------|--------------------------------------|-----------------------|----------------------------|--|------|-----|------|
|           |                                      | THD = 1%,             | BTL mode                   |  | 2    |     | W    |
| PO        | Output power, see Note 1             |                       | SE mode, $R_L = 32 \Omega$ |  | 95   |     | mW   |
| THD + N   | Total harmonic distortion plus noise | P <sub>O</sub> = 1 W, | f = 20 Hz to 20 kHz        |  | 0.2% |     |      |
| BOM       | Maximum output power bandwidth       | Gain = 2.5,           | THD = 2%                   |  | 20   |     | kHz  |

NOTE 1: Output power is measured at the output terminals of the device at f = 1 kHz.



#### **TYPICAL CHARACTERISTICS**

#### **Table of Graphs**

|       |                                      |                    | FIGURE                    |
|-------|--------------------------------------|--------------------|---------------------------|
|       | Supply ripple rejection ratio        | vs Frequency       | 1, 2                      |
| IDD   | Supply current                       | vs Supply voltage  | 3                         |
| 5     | 2 days to a second                   | vs Supply voltage  | 4, 5                      |
| PO    | Output power                         | vs Load resistance | 6, 7                      |
|       |                                      | vs Frequency       | 8, 9, 10, 11              |
| THD+N | Total harmonic distortion plus noise | vs Output power    | 12, 13, 14, 15,<br>16, 17 |
| Vn    | Output noise voltage                 | vs Frequency       | 18, 19                    |
|       | Closed loop response                 |                    | 20, 21                    |











SLOS277C - JANUARY 2000 - REVISED NOVEMBER 2002









TPA0223 2-W MONO AUDIO POWER AMPLIFIER WITH HEADPHONE DRIVE SLOS277C – JANUARY 2000 – REVISED NOVEMBER 2002





SLOS277C – JANUARY 2000 – REVISED NOVEMBER 2002





#### gain setting via input resistance

The gain of the input stage is set by the user-selected input resistor and a 50-k $\Omega$  internal feedback resistor.

However, the power stage is internally configured with a gain of -1.25 V/V in SE mode, and -2.5 V/V in BTL mode. Thus, the feedback resistor (R<sub>F</sub>) is effectively 62.5 k $\Omega$  in SE mode and 125 k $\Omega$  in BTL mode. Therefore, the overall gain can be calculated using equations (1) and (2).

$$A_{V} = \frac{-125 \text{ k}\Omega}{\text{R}_{I}} \quad (\text{BTL})$$
(1)

$$A_{V} = \frac{-62.5 \text{ k}\Omega}{\text{R}_{I}} \quad (SE)$$

The –3 dB frequency can be calculated using equation 3:

$$f_{-3 \text{ dB}} = \frac{1}{2\pi \, \text{R}_{\text{I}} \text{C}_{\text{i}}} \tag{3}$$

If the filter must be more accurate, the value of the capacitor should be increased while the value of the resistor to ground should be decreased. In addition, the order of the filter could be increased.

#### input capacitor, Ci

In the typical application an input capacitor,  $C_i$ , is required to allow the amplifier to bias the input signal to the proper dc level for optimum operation. In this case,  $C_i$  and the input resistance of the amplifier,  $R_i$ , form a high-pass filter with the corner frequency determined in equation 4.



The value of C<sub>i</sub> is important to consider as it directly affects the bass (low frequency) performance of the circuit. Consider the example where R<sub>I</sub> is 710 k $\Omega$  and the specification calls for a flat bass response down to 40 Hz. Equation 2 is reconfigured as equation 5.

$$C_{j} = \frac{1}{2\pi R_{j} f_{c}}$$
(5)

In this example, C<sub>1</sub> is 5.6 nF so one would likely choose a value in the range of 5.6 nF to 1  $\mu$ F. A further consideration for this capacitor is the leakage path from the input source through the input network (C<sub>i</sub>) and the feedback network to the load. This leakage current creates a dc offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the dc level there is held at V<sub>DD</sub>/2, which is likely higher than the source dc level. Note that it is important to confirm the capacitor polarity in the application.



#### **TPA0223** 2-W MONO AUDIO POWER AMPLIFIER WITH HEADPHONE DRIVE SLOS277C - JANUARY 2000 - REVISED NOVEMBER 2002

#### APPLICATION INFORMATION

#### input capacitor, C<sub>i</sub> (continued)

#### power supply decoupling, C(S)

The TPA0223 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents oscillations for long lead lengths between the amplifier and the speaker. The optimum decoupling is achieved by using two capacitors of different types that target different types of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1 µF placed as close as possible to the device V<sub>DD</sub> lead, works best. For filtering lower-frequency noise signals, a larger aluminum electrolytic capacitor of 10 µF or greater placed near the audio power amplifier is recommended.

#### midrail bypass capacitor, C(BYP)

The midrail bypass capacitor, C(BYP), is the most critical capacitor and serves several important functions. During start-up or recovery from shutdown mode, C(BYP) determines the rate at which the amplifier starts up. The second function is to reduce noise produced by the power supply caused by coupling into the output drive signal. This noise is from the midrail generation circuit internal to the amplifier, which appears as degraded PSRR and THD+N.

Bypass capacitor, C(BYP), values of 0.47 µF to 1 µF ceramic or tantalum low-ESR capacitors are recommended for the best THD and noise performance.

#### output-coupling capacitor, C(C)

In the typical single-supply SE configuration, an output-coupling capacitor ( $C_{(C)}$ ) is required to block the dc bias at the output of the amplifier, thus preventing dc currents in the load. As with the input-coupling capacitor, the output-coupling capacitor and impedance of the load form a high-pass filter governed by equation 6.



The main disadvantage, from a performance standpoint, is that the load impedances are typically small, which drives the low-frequency corner higher, degrading the bass response. Large values of C(C) are required to pass low frequencies into the load. Consider the example where a C(C) of 330 µF is chosen and loads vary from 3  $\Omega$ , 4  $\Omega$ , 8  $\Omega$ , 32  $\Omega$ , 10 k $\Omega$ , to 47 k $\Omega$ . Table 1 summarizes the frequency response characteristics of each configuration.



| RL       | C(C)   | Lowest Frequency |
|----------|--------|------------------|
| 3 Ω      | 330 μF | 161 Hz           |
| 4 Ω      | 330 μF | 120 Hz           |
| 8 Ω      | 330 μF | 60 Hz            |
| 32 Ω     | 330 μF | 15 Hz            |
| 10,000 Ω | 330 μF | 0.05 Hz          |
| 47,000 Ω | 330 μF | 0.01 Hz          |

#### Table 1. Common Load Impedances vs Low Frequency Output Characteristics in SE Mode

As Table 1 indicates, most of the bass response is attenuated into a  $4-\Omega$  load, an  $8-\Omega$  load is adequate, headphone response is good, and drive into line level inputs (a home stereo for example) is exceptional.

Furthermore, the total amount of ripple current that must flow through the capacitor must be considered when choosing the component. As shown in the application circuit, one coupling capacitor must be in series with the mono loudspeaker for proper operation of the stereo-mono switching circuit. For a 4- $\Omega$  load, this capacitor must be able to handle about 700 mA of ripple current for a continuous output power of 2 W.

#### using low-ESR capacitors

Low-ESR capacitors are recommended throughout this applications section. A real (as opposed to ideal) capacitor can be modeled simply as a resistor in series with an ideal capacitor. The voltage drop across this resistor minimizes the beneficial effects of the capacitor in the circuit. The lower the equivalent value of this resistance the more the real capacitor behaves like an ideal capacitor.

#### bridged-tied load versus single-ended mode

Figure 22 shows a Class-AB audio power amplifier (APA) in a BTL configuration. The TPA0223 BTL amplifier consists of two Class-AB amplifiers driving both ends of the load. There are several potential benefits to this differential drive configuration, but initially consider power to the load. The differential drive to the speaker means that as one side is slewing up, the other side is slewing down, and vice versa. This, in effect, doubles the voltage swing on the load as compared to a ground referenced load. Plugging  $2 \times V_{O(PP)}$  into the power equation, where voltage is squared, yields  $4 \times$  the output power from the same supply rail and load impedance. See equation 7.

$$V_{(RMS)} = \frac{V_{O(PP)}}{2\sqrt{2}}$$
  
Power =  $\frac{V_{(RMS)}^{2}}{R_{L}}$ 

(7)







Figure 22. Bridge-Tied Load Configuration

In a typical computer sound channel operating at 5 V, bridging raises the power into an 8- $\Omega$  speaker from a singled-ended (SE, ground reference) limit of 250 mW to 1 W. In sound power, that is a 6-dB improvement—which is loudness that can be heard. In addition to increased power, there are frequency response concerns. Consider the single-supply SE configuration shown in Figure 23. A coupling capacitor is required to block the dc offset voltage from reaching the load. These capacitors can be quite large (approximately 33  $\mu$ F to 1000  $\mu$ F) so they tend to be expensive, heavy, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system. This frequency-limiting effect is due to the high pass filter network created with the speaker impedance and the coupling capacitance and is calculated with equation 8.

$$f_{C} = \frac{1}{2\pi R_{L}C_{(C)}}$$
(8)

For example, a  $68-\mu$ F capacitor with an  $8-\Omega$  speaker would attenuate low frequencies below 293 Hz. The BTL configuration cancels the dc offsets, which eliminates the need for the blocking capacitors. Low-frequency performance is then limited only by the input network and speaker response. Cost and PCB space are also minimized by eliminating the bulky coupling capacitor.



Figure 23. Single-Ended Configuration and Frequency Response



#### bridged-tied load versus single-ended mode (continued)

Increasing power to the load does carry a penalty of increased internal power dissipation. The increased dissipation is understandable considering that the BTL configuration produces 4× the output power of the SE configuration. Internal dissipation versus output power is discussed further in the *crest factor and thermal considerations* section.

#### single-ended operation

In SE mode (see Figure 22 and Figure 23), the load is driven from the primary amplifier output for each channel (LO and RO, terminals 6 and 10)

The amplifier switches to single-ended operation when the ST/MN terminal is held high.

#### input MUX operation

The input MUX allows two separate inputs to be applied to the amplifier. When the ST/MN terminal is held high, the headphone inputs (LIN and RIN) are active. When the ST/MN terminal is held low, the line BTL input (MONO-IN) is active.

#### **BTL** amplifier efficiency

Class-AB amplifiers are inefficient. The primary cause of inefficiencies is the voltage drop across the output stage transistors. There are two components of the internal voltage drop. One is the headroom or dc voltage drop that varies inversely to output power. The second component is due to the sinewave nature of the output. The total voltage drop can be calculated by subtracting the RMS value of the output voltage from  $V_{DD}$ . The internal voltage drop multiplied by the RMS value of the supply current,  $I_{DD}$ rms, determines the internal power dissipation of the amplifier.

An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. To accurately calculate the RMS and average values of power in the load and in the amplifier, the current and voltage waveform shapes must first be understood. See Figure 24.



Figure 24. Voltage and Current Waveforms for BTL Amplifiers

Although the voltages and currents for SE and BTL are sinusoidal in the load, currents from the supply are very different between SE and BTL configurations. In an SE application the current waveform is a half-wave rectified shape, whereas in BTL it is a full-wave rectified waveform. This means RMS conversion factors are different. Keep in mind that for most of the waveform both the push and pull transistors are not on at the same time, which supports the fact that each amplifier in the BTL device only draws current from the supply for half the waveform. The following equations are the basis for calculating amplifier efficiency.



SLOS277C - JANUARY 2000 - REVISED NOVEMBER 2002

#### **APPLICATION INFORMATION**

#### **BTL amplifier efficiency (continued)**

Efficiency of a BTL amplifier = 
$$\frac{P_L}{P_{SUF}}$$

where

$$P_L = \frac{V_{LRMS}^2}{R_L}$$
, and  $V_{LRMS} = \frac{V_P}{\sqrt{2}}$ , therefore,  $P_L = \frac{V_P^2}{2R_L}$ 

v 2

and 
$$P_{SUP} = V_{DD} I_{DD} avg$$
 and  $I_{DD} avg = \frac{1}{\pi} \int_0^{\pi} \frac{V_P}{R_L} \sin(t) dt = \frac{1}{\pi} \times \frac{V_P}{R_L} \left[ \cos(t) \right]_0^{\pi} = \frac{2V_P}{\pi R_L}$ 

therefore,

 $\mathsf{P}_{\mathsf{SUP}} = \frac{2\,\mathsf{V}_{\mathsf{DD}}\,\mathsf{V}_{\mathsf{P}}}{\pi\,\mathsf{R}_{\mathsf{L}}}$ 

substituting  $P_L$  and  $P_{SUP}$  into equation 9,

Efficiency of a BTL amplifier 
$$= \frac{\frac{\nabla P}{2 R_L}}{\frac{2 V_{DD} V_P}{\pi R_L}} = \frac{\pi V_P}{4 V_{DD}}$$

where

$$V_{P} = \sqrt{2 P_{L} R_{L}}$$

therefore,

$$\eta_{\text{BTL}} = \frac{\pi \sqrt{2 \, \text{P}_{\text{L}} \, \text{R}_{\text{L}}}}{4 \, \text{V}_{\text{DD}}}$$

 $\begin{array}{l} \mathsf{P}_L = \mathsf{Power} \ \mathsf{devilered} \ \mathsf{to} \ \mathsf{load} \\ \mathsf{P}_{SUP} = \mathsf{Power} \ \mathsf{drawn} \ \mathsf{from} \ \mathsf{power} \ \mathsf{supply} \\ \mathsf{V}_{LRMS} = \mathsf{RMS} \ \mathsf{voltage} \ \mathsf{on} \ \mathsf{BTL} \ \mathsf{load} \\ \mathsf{R}_L = \mathsf{Load} \ \mathsf{resistance} \end{array}$ 

 $\begin{array}{l} V_{P} = \text{Peak voltage on BTL load} \\ I_{DD}avg = \text{Average current drawn from the power supply} \\ V_{DD} = \text{Power supply voltage} \\ \eta_{BTL} = \text{Efficiency of a BTL amplifier} \end{array}$ 

(9)

(10)

Table 2 employs equation 10 to calculate efficiencies for four different output power levels. Note that the efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a stereo 1-W audio system with 8- $\Omega$  loads and a 5-V supply, the maximum draw on the power supply is almost 3.25 W.

| Output Power<br>(W) | Efficiency<br>(%) | Peak Voltage<br>(V) | Internal Dissipation<br>(W) |
|---------------------|-------------------|---------------------|-----------------------------|
| 0.25                | 31.4              | 2.00                | 0.55                        |
| 0.50                | 44.4              | 2.83                | 0.62                        |
| 1.00                | 62.8              | 4.00                | 0.59                        |
| 1.25                | 70.2              | 4.47†               | 0.53                        |

<sup>†</sup> High peak voltages cause the THD to increase.



#### **BTL amplifier efficiency (continued)**

A final point to remember about Class-AB amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage when possible. Note that in equation 10,  $V_{DD}$  is in the denominator. This indicates that as  $V_{DD}$  goes down, efficiency goes up.

#### crest factor and thermal considerations

Class-AB power amplifiers dissipate a significant amount of heat in the package under normal operating conditions. A typical music CD requires 12 dB to 15 dB of dynamic range, or headroom above the average power output, to pass the loudest portions of the signal without distortion. In other words, music typically has a crest factor between 12 dB and 15 dB. When determining the optimal ambient operating temperature, the internal dissipated power at the average output power level must be used. The TPA0223 data sheet shows that when the TPA0223 is operating from a 5-V supply into a 4- $\Omega$  speaker 4-W peaks are available. Converting watts to dB:

$$P_{dB} = 10 \log \frac{P_W}{P_{ref}} = 10 \log \frac{4 W}{1 W} = 6 dB$$
(11)

Subtracting the headroom restriction to obtain the average listening level without distortion yields:

6 dB - 15 dB = -9 dB (15-dB crest factor) 6 dB - 12 dB = -6 dB (12-dB crest factor) 6 dB - 9 dB = -3 dB (9-dB crest factor) 6 dB - 6 dB = 0 dB (6-dB crest factor)6 dB - 3 dB = 3 dB (3-dB crest factor)

Converting dB back into watts:

$$P_W = 10^{PdB/10} \times P_{ref}$$

- = 125 mW (15-dB crest factor)
- = 250 mW (12-dB crest factor)
- = 500 mW (9-dB crest factor)
- = 1000 mW (6-dB crest factor)
- = 2000 mW (3-dB crest factor)

This is valuable information to consider when attempting to estimate the heat dissipation requirements for the amplifier system. Comparing the absolute worst case, which is 2 W of continuous power output with a 3 dB crest factor, against 12 dB and 15 dB applications drastically affects maximum ambient temperature ratings for the system. Table 3 shows maximum ambient temperatures and TPA223 internal power dissipation for various output-power levels.

| PEAK OUTPUT POWER<br>(W) | AVERAGE OUTPUT POWER        | POWER DISSIPATION<br>(W) | MAXIMUM AMBIENT<br>TEMPERATURE |  |  |
|--------------------------|-----------------------------|--------------------------|--------------------------------|--|--|
| 4                        | 2 W (3-dB crest factor)     | 1.7                      | -3°C                           |  |  |
| 4                        | 1000 mW (6-dB crest factor) | 1.6                      | 6°C                            |  |  |
| 4                        | 500 mW (9-dB crest factor)  | 1.4                      | 24°C                           |  |  |
| 4                        | 250 mW (12-dB crest factor) | 1.1                      | 51°C                           |  |  |
| 4                        | 125 mW (15-dB crest factor) | 0.8                      | 78°C                           |  |  |
| 4                        | 63 mW (18-dB crest factor)  | 0.6                      | 96°C                           |  |  |

Table 3. TPA0223 Power Rating, 5-V, 3-Ω, Mono



(12)

#### crest factor and thermal considerations (continued)

|                          |                             | <b>J</b> , <b>, , , , , , , , , </b> | -                              |  |  |
|--------------------------|-----------------------------|--------------------------------------|--------------------------------|--|--|
| PEAK OUTPUT POWER<br>(W) | AVERAGE OUTPUT POWER        | POWER DISSIPATION<br>(W)             | MAXIMUM AMBIENT<br>TEMPERATURE |  |  |
| 2.5                      | 1250 mW (3-dB crest factor) | 0.55                                 | 100°C                          |  |  |
| 2.5                      | 1000 mW (4-dB crest factor) | 0.62                                 | 94°C                           |  |  |
| 2.5                      | 500 mW (7-dB crest factor)  | 0.59                                 | 97°C                           |  |  |
| 2.5                      | 250 mW (10-dB crest factor) | 0.53                                 | 102°C                          |  |  |

| Table 4. | <b>TPA0223</b> | Power    | Rating. | 5-V. | <b>8-</b> Ω, Stereo |
|----------|----------------|----------|---------|------|---------------------|
|          | II AUZZU       | 1 0 10 0 | maning, | J-¥, | 0-22, 010100        |

The maximum dissipated power,  $P_{Dmax}$ , is reached at a much lower output power level for an 4- $\Omega$  load than for an 8- $\Omega$  load. As a result, this simple formula for calculating  $P_{Dmax}$  may be used for a 4- $\Omega$  application:

$$\mathsf{P}_{\mathsf{Dmax}} = \frac{2\mathsf{V}_{\mathsf{DD}}^2}{\pi^2\mathsf{R}_1} \tag{13}$$

However, in the case of a 8- $\Omega$  load, the P<sub>Dmax</sub> occurs at a point well above the normal operating power level. The amplifier may therefore be operated at a higher ambient temperature than required by the P<sub>Dmax</sub> formula for an 8- $\Omega$  load.

The maximum ambient temperature depends on the heat sinking ability of the PCB system. The derating factor for the DGQ package is shown in the dissipation rating table (see page 4). Converting this to  $\Theta_{JA}$ :

$$\Theta_{JA} = \frac{1}{\text{Derating Factor}} = \frac{1}{0.0171} = 58.48^{\circ}\text{C/W}$$
 (14)

To calculate maximum ambient temperatures, first consider that the numbers from the dissipation graphs are per channel so the dissipated power needs to be doubled for two channel operation. Given  $\Theta_{JA}$ , the maximum allowable junction temperature, and the total internal dissipation, the maximum ambient temperature can be calculated with the following equation. The maximum recommended junction temperature for the TPA0223 is 150°C. The internal dissipation figures are taken from the Power Dissipation vs Output Power graphs.

$$T_A Max = T_J Max - \Theta_{JA} P_D = 150 - 58.48(0.8 \times 2) = 56^{\circ}C (15 \text{-}dB \text{ crest factor})$$
 (15)

#### NOTE:

Internal dissipation of 0.8 W is estimated for a 2-W system with 15-dB crest factor per channel.

Tables 3 and 4 show that for some applications no airflow is required to keep junction temperatures in the specified range. The TPA0223 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. Tables 3 and 4 were calculated for maximum listening volume without distortion. When the output level is reduced the numbers in the table change significantly. Also, using 8- $\Omega$  speakers dramatically increases the thermal performance by increasing amplifier efficiency.

#### ST/MN (stereo/mono) operation

The ability of the TPA0223 to easily switch between mono BTL and stereo SE modes is one of its most important cost saving features. This feature eliminates the requirement for an additional headphone amplifier in applications where an internal speaker is driven in BTL mode but external stereo headphone or speakers must be accommodated. When ST/MN is held high, the input mux selects the RIN and LIN inputs and the output is in stereo SE mode. When ST/MN is held low, the input mux selects the mono-in input and the output is in mono BTL mode. Control of the ST/MN input can be from a logic-level CMOS source or, more typically, from a switch-controlled resistor divider network as shown in Figure 25.



SLOS277C - JANUARY 2000 - REVISED NOVEMBER 2002

#### **APPLICATION INFORMATION**

#### ST/MN (stereo/mono) operation (continued)



Figure 25. TPA0223 Resistor Divider Network Circuit

Using a readily available 1/8-in. (3,5 mm) stereo headphone jack, the control switch is closed when no plug is inserted. When closed, the 100-k $\Omega$ /1-k $\Omega$  divider pulls the ST/MN input low. When a plug is inserted, the 1-k $\Omega$ resistor is disconnected and the ST/MN input is pulled high. The mono speaker is also physically disconnected from the RO/MO+ output so that no sound is heard from the speaker while the headphones are inserted.





#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type (2) | Package   Pins    | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|-------------------|-------------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|------------------|
|                       |               |                   |                   |                       |                    | (4)                           | (5)                        |              |                  |
| TPA0223DGQR           | Active        | Production        | HVSSOP (DGQ)   10 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AEI              |
| TPA0223DGQR.A         | Active        | Production        | HVSSOP (DGQ)   10 | 2500   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | AEI              |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions | are nominal |
|-----------------|-------------|
|-----------------|-------------|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA0223DGQR | HVSSOP          | DGQ                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

6-Sep-2019



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA0223DGQR | HVSSOP       | DGQ             | 10   | 2500 | 358.0       | 335.0      | 35.0        |

# DGQ 10

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **DGQ0010D**



# **PACKAGE OUTLINE**

## PowerPAD<sup>™</sup> - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA-T.



# **DGQ0010D**

# **EXAMPLE BOARD LAYOUT**

### PowerPAD<sup>™</sup> - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



# DGQ0010D

# **EXAMPLE STENCIL DESIGN**

### PowerPAD<sup>™</sup> - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated