











SPRS976E - NOVEMBER 2016-REVISED MAY 2018

**DM505** 

# **DM505 SoC for Vision Analytics** 15mm Package (ABF) Silicon Revision 2.0

#### **Device Overview**

#### **Features**

- Architecture Designed for Vision Analytics **Applications**
- Video and Image Processing Support
  - Full-HD Video (1920 x 1080p, 60 fps)
  - Video Input and Video Output
- Up to 2 C66x Floating-Point VLIW DSP
  - Fully Object-Code Compatible With C67x and C64x+
  - Up to Thirty-two 16 x 16-Bit Fixed-Point Multiplies per Cycle
- Up to 512kB of On-Chip L3 RAM
- Level 3 (L3) and Level 4 (L4) Interconnects
- Memory Interface (EMIF) Module
  - Supports DDR3/DDR3L up to DDR-1066
  - Supports DDR2 up to DDR-800
  - Supports LPDDR2 up to DDR-667
  - Up to 2GB Supported
- Dual Arm<sup>®</sup> Cortex<sup>®</sup>-M4 Image Processor (IPU)
- Vision AccelerationPac
  - Embedded Vision Engine (EVE)
- Display Subsystem
  - Display Controller With DMA Engine
  - CVIDEO / SD-DAC TV Analog Composite Output
- Video Input Port (VIP) Module
  - Support for up to 4 Multiplexed Input Ports
- On-chip Temperature Sensor That is Capable of **Generating Temperature Alerts**
- General-Purpose Memory Controller (GPMC)

- Enhanced Direct Memory Access (EDMA) Controller
- 3-Port (2 External) Gigabit Ethernet (GMAC) Switch
- Controller Area Network (DCAN) Module
  - CAN 2.0B Protocol
- Modular Controller Area Network (MCAN) Module
  - CAN 2.0B Protocol
- Eight 32-Bit General-Purpose Timers
- Three Configurable UART Modules
- Four Multichannel Serial Peripheral Interfaces (McSPI)
- Quad SPI Interface
- Two Inter-Integrated Circuit (I<sup>2</sup>C) Ports
- Three Multichannel Audio Serial Ports (McASP)
- MultiMedia Card/Secure Digital/Secure Digital Input Output Interface (MMC/SD/SDIO)
- Up to 126 General-Purpose I/O (GPIO) Pins
- Power, Reset, and Clock Management
- On-Chip Debug With CTools Technology
- Automotive AEC-Q100 Qualified
- 15 x 15mm, 0.65-mm Pitch, 367-Pin PBGA (ABF)
- 8-Channel 10-bit ADC
- MIPI CSI-2 Camera Serial Interface
- **PWMSS**
- Full HW Image Pipe: DPC, CFA, 3D-NF, RGB-YUV
  - WDR, HW LDC and Perspective



#### 1.2 Applications

- Drones
- Robotics

- Industrial Transportation (Forklift, Rail, Agriculture)
- Factory and Building Automation cameras

#### 1.3 Description

The DM505 is a highly optimized device for Vision Analytics and Machine Vision processing in Industrial products such as drones, robots, forklifts, railroad and agriculture equipment. The Processor enables sophisticated embedded vision processing integrating an optimal mix of real time performance, low power, small form factor and camera processing for systems to interact in more intelligent, useful ways with the physical world and the people in it.

The DM505 incorporates a heterogeneous, scalable architecture that includes a mix of TI's fixed and floating-point TMS320C66x digital signal processor (DSP) generation cores, Vision AccelerationPac (EVE), and dual-Cortex-M4 processors. The device allows low power designs to meet demanding embedded system budgets without sacrificing real-time processing performance to enable small form factor designs. The DM505 also integrates a host of peripherals including interfaces for multi-camera input (both parallel and serial), display outputs, audio and serial I/O, CAN and GigB Ethernet AVB.

TI provides application specific hardware and software through our Design Network Partners and a complete set of development tools for the Arm, and DSP, including C compilers with TI RTOS to accelerate time to market.

#### **Device Information**

| PART NUMBER | PACKAGE      | BODY SIZE         |
|-------------|--------------|-------------------|
| DM505       | S-PBGA (367) | 15.0 mm × 15.0 mm |



#### 1.4 Functional Block Diagram

Figure 1-1 is functional block diagram of the superset.



Copyright © 2016, Texas Instruments Incorporated

Figure 1-1. DM505 Block Diagram



#### **Table of Contents**

| 1 | Devi | ice Overview 1                      |   | 6.6  | Memory Subsystem                                 | 189         |
|---|------|-------------------------------------|---|------|--------------------------------------------------|-------------|
|   | 1.1  | Features 1                          |   | 6.7  | Interprocessor Communication                     | 192         |
|   | 1.2  | Applications 2                      |   | 6.8  | Interrupt Controller                             | 193         |
|   | 1.3  | Description                         |   | 6.9  | EDMA                                             | 193         |
|   | 1.4  | Functional Block Diagram3           |   | 6.10 | Peripherals                                      | 195         |
| 2 | Revi | ision History <u>5</u>              |   | 6.11 | On-Chip Debug                                    | 207         |
| 3 | Devi | ice Comparison <u>6</u>             | 7 | Appl | lications, Implementation, and Layout            | <b>21</b> 1 |
|   | 3.1  | Device Comparison Table 6           |   | 7.1  | Introduction                                     | 211         |
| 4 | Tern | ninal Configuration and Functions 8 |   | 7.2  | Power Optimizations                              | 212         |
|   | 4.1  | Pin Diagram <u>8</u>                |   | 7.3  | Core Power Domains                               | 223         |
|   | 4.2  | Pin Attributes 8                    |   | 7.4  | Single-Ended Interfaces                          | 233         |
|   | 4.3  | Signal Descriptions                 |   | 7.5  | Differential Interfaces                          | 235         |
|   | 4.4  | Pin Multiplexing64                  |   | 7.6  | Clock Routing Guidelines                         | 237         |
|   | 4.5  | Connections for Unused Pins 75      |   | 7.7  | LPDDR2 Board Design and Layout Guidelines        | 238         |
| 5 | Spec | cifications <u>76</u>               |   | 7.8  | DDR2 Board Design and Layout Guidelines          | 247         |
|   | 5.1  | Absolute Maximum Ratings 77         |   | 7.9  | DDR3 Board Design and Layout Guidelines          | 259         |
|   | 5.2  | ESD Ratings 77                      |   | 7.10 | CVIDEO/SD-DAC Guidelines and Electrical          |             |
|   | 5.3  | Power on Hour (POH) Limits          |   |      | Data/Timing                                      |             |
|   | 5.4  | Recommended Operating Conditions    | 8 | Devi | ce and Documentation Support                     |             |
|   | 5.5  | Operating Performance Points81      |   | 8.1  | Device Nomenclature                              | 284         |
|   | 5.6  | Power Consumption Summary 90        |   | 8.2  | Tools and Software                               | 286         |
|   | 5.7  | Electrical Characteristics 90       |   | 8.3  | Documentation Support                            | 286         |
|   | 5.8  | Thermal Characteristics 97          |   | 8.4  | Receiving Notification of Documentation Updates. |             |
|   | 5.9  | Timing Requirements and Switching   |   | 8.5  | Community Resources                              | 287         |
|   |      | Characteristics                     |   | 8.6  | Trademarks                                       | 287         |
| 6 | Deta | illed Description                   |   | 8.7  | Electrostatic Discharge Caution                  | 288         |
|   | 6.1  | Description                         |   | 8.8  | Export Control Notice                            | 288         |
|   | 6.2  | Functional Block Diagram 180        |   | 8.9  | Glossary                                         | _           |
|   | 6.3  | DSP Subsystem <u>181</u>            | 9 | Mec  | hanical Packaging Information                    | 289         |
|   | 6.4  | IPU <u>186</u>                      |   | 9.1  | Mechanical Data                                  | 290         |
|   | 6.5  | EVE 187                             |   |      |                                                  |             |



# 2 Revision History

| Chang | ges from July 31, 2017 to May 5, 2018 (from D Revision (July 2017) to E Revision)                                                                                                       | Page  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| •     | Updated "ARM" references to "Arm" in Section 1.1, Features. Updated "ARM" references to "Arm" in Table 3-1, Device Comparison. Added clarification notes to Section 4.2, Pin Attributes | 8     |
| •     | Updated I/O VOLTAGE VALUE column in Table 4-1, Pin Attributes to include 1.2V to all ddr signals                                                                                        | 10    |
| •     | Updated some GPMC ball reset release muxmode values in Table 4-1, Pin Attributes  Removed balls from Table 4-16, McASP Signal Descriptions                                              | 52    |
| •     | Updated "ARM" references to "Arm" in Table 4-26, INTC Signal Descriptions                                                                                                               |       |
| •     | DDR2 are used                                                                                                                                                                           | 82    |
| •     | Removed voltage high level limits from Table 5-11, LVCMOS CSI2 DC Electrical Characteristics                                                                                            | 94    |
| •     | Updated Section 5.9.1, Timing Parameters and Information                                                                                                                                | 102   |
| •     | Updated DPLL CLKOUT output frequency in Table 5-26, DPLL Characteristics                                                                                                                | . 114 |
| •     | Updated Phase polarity in all QSPI timing figures                                                                                                                                       | 156   |
| •     | Added Table 5-59, McASP2 IOSETs                                                                                                                                                         | 165   |
| •     | Updated "ARM" references to "Arm" Table 5-82, Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG With RTCK                                            |       |
| •     | Updated "ARM" references to "Arm" in Section 6, Detailed Description  Added Section 7.3.7, Loss of Input Power Event                                                                    | . 228 |
| •     | Added new parameter in Table 7-11, Length Mismatch Guidelines for CSI-2 (1.5 Gbps)                                                                                                      |       |



### 3 Device Comparison

#### 3.1 Device Comparison Table

Table 3-1 shows a comparison between devices, highlighting the differences.

**Table 3-1. Device Comparison** 

| Features                              |                    |                               | Dev                | ice                |
|---------------------------------------|--------------------|-------------------------------|--------------------|--------------------|
|                                       |                    |                               | DM505M             | DM505L             |
| Features                              |                    |                               |                    |                    |
| CTRL_WKUP_STD_FU value <sup>(3)</sup> | JSE_DIE_ID_2 [31:2 | 24] Base PN register bitfield | 156 (0x9C65)       | 156 (0x9C5D)       |
| Processors/ Accelerat                 | tors               | -1                            |                    |                    |
| Speed Grades                          |                    |                               | R                  | R                  |
| C66x™ VLIW DSP                        |                    | DSP1                          | Yes                | Yes                |
|                                       |                    | DSP2                          | Yes                | No                 |
| Display Subsystem                     |                    | VOUT1                         | Yes                | Yes                |
|                                       |                    | SD_DAC                        | Yes                | Yes                |
| Embedded Vision Engir                 | ne (EVE)           | EVE1                          | Yes                | Yes                |
| Arm Dual Cortex-M4 Im<br>Unit (IPU)   | nage Processing    | IPU1                          | Yes                | Yes                |
| Imaging Subsystem Pro                 |                    | ISP                           | Yes                | Yes                |
| MIPI CSI-2 and CPI por                | rts                | WDR & Mesh LDC <sup>(1)</sup> | Yes                | Yes                |
|                                       |                    | CAL_A                         | Yes                | Yes                |
|                                       |                    | CAL_B                         | Yes                | Yes                |
|                                       |                    | LVDS-RX                       | Yes                | Yes                |
|                                       |                    | СРІ                           | Yes                | Yes                |
|                                       | /IP1               | vin1a                         | Yes                | Yes                |
| (VIP)                                 |                    | vin1b                         | Yes                | Yes                |
|                                       |                    | vin2a                         | Yes                | Yes                |
|                                       |                    | vin2b                         | Yes                | Yes                |
| Program/Data Storage                  | )                  |                               |                    |                    |
| On-Chip Shared Memor                  | ry (RAM)           | OCMC_RAM1                     | 512kB              | 256kB              |
| General-Purpose Memo<br>(GPMC)        | ory Controller     | GPMC                          | Yes                | Yes                |
| LPDDR2/DDR2/DDR3/I<br>Controller      | DDR3L Memory       | EMIF1 (optional with SECDED)  | up to 2GB          | up to 2GB          |
| Peripherals                           |                    | •                             | •                  |                    |
| Controller Area Network               | k Interface (CAN)  | DCAN1                         | Yes                | Yes                |
|                                       |                    | MCAN                          | Yes <sup>(2)</sup> | Yes <sup>(2)</sup> |
| Enhanced DMA (EDMA                    | A)                 | EDMA                          | Yes                | Yes                |
| Embedded 8 channel A                  | DC                 | ADC                           | Yes                | Yes                |
| Ethernet Subsystem (Et                | thernet SS)        | GMAC_SW[0]                    | RGMII Only         | RGMII Only         |
|                                       |                    | GMAC_SW[1]                    | RGMII Only         | RGMII Only         |
| General-Purpose IO (G                 | PIO)               | GPIO                          | Up to 126          | Up to 126          |
| Inter-Integrated Circuit I            | Interface (I2C)    | I2C                           | 2                  | 2                  |
| System Mailbox Module                 | e                  | MAILBOX                       | 2                  | 2                  |
| Multichannel Audio Seri               | ial Port (McASP)   | McASP1                        | 16 serializers     | 16 serializers     |
|                                       |                    | McASP2                        | 6 serializers      | 6 serializers      |
|                                       |                    | McASP3                        | 6 serializers      | 6 serializers      |



**Table 3-1. Device Comparison (continued)** 

| Features                                                                                 |          | Devi       | ce         |
|------------------------------------------------------------------------------------------|----------|------------|------------|
|                                                                                          |          | DM505M     | DM505L     |
| MultiMedia Card/Secure Digital/Secure<br>Digital Input Output Interface<br>(MMC/SD/SDIO) | MMC      | 1x SDIO 4b | 1x SDIO 4b |
| Multichannel Serial Peripheral Interface (McSPI)                                         | McSPI    | 4          | 4          |
| Quad SPI (QSPI)                                                                          | QSPI     | Yes        | Yes        |
| Spinlock Module                                                                          | SPINLOCK | Yes        | Yes        |
| Timers, General-Purpose                                                                  | TIMER    | 8          | 8          |
| Pulse-Width Modulation Subsystem (PWMSS)                                                 | PWMSS1   | Yes        | Yes        |
| Universal Asynchronous<br>Receiver/Transmitter (UART)                                    | UART     | 3          | 3          |

- (1) Wide Dynamic Range and Lens Distortion Correction.
- (2) Device supports FD (Flexible Data Rate)
- (3) For more details about the CTRL\_WKUP\_STD\_FUSE\_DIE\_ID\_2 register and Base PN bitfield, see the *DM50x Technical Reference Manual*.



#### 4 Terminal Configuration and Functions

#### 4.1 Pin Diagram

Figure 4-1 shows the ball locations for the 367 plastic ball grid array (PBGA) package and are used in conjunction with Table 4-1 through Table 4-27 to locate signal names and ball grid numbers.



Figure 4-1. ABF S-PBGA-N367 Package (Bottom View)

#### **NOTE**

The following bottom balls are not connected: C4 / C7 / C9 / C11 / C13 / C15 / C19 / D4 / D5 / D9 / D11 / D13 / D17 / D18 / D19 / D20 / E4 / E5 / E6 / E9 / E11 / E13 / E15 / E18 / E19 / F5 / F9 / F11 / F18 / G13 / G15 / G17 / G20 / H3 / H4 / H5 / H6 / J8 / J9 / J12 / J13 / J14 / J18 / J19 / J20 / K3 / K4 / K5 / K6 / L9 / L10 / L11 / L13 / L14 / L17 / L18 / L19 / L20 / M3 / M4 / M5 / M6 / N9 / N11 / N13 / N14 / N17 / N18 / N19 / N20 / P3 / P4 / P5 / P6 / R8 / R10 / R11 / R13 / R14 / R15 / R17 / R18 / R19 / R20 / T3 / T6 / U5 / U10 / U12 / U14 / U18 / V4 / V5 / V6 / V8 / V10 / V12 / V14 / V17 / V18 / V19 / W3 / W4 / W5 / W10 / W12 / W14 / W18 / W19 / W20 / Y4 / Y7 / Y10 / Y12 / Y14 / Y16 / Y19.

These balls do not exist on the package.

#### 4.2 Pin Attributes

Table 4-1 describes the terminal characteristics and the signals multiplexed on each ball. The following list describes the table column headers:

- 1. BALL NUMBER: Ball number(s) on the bottom side associated with each signal on the bottom.
- 2. BALL NAME: Mechanical name from package device (name is taken from muxmode 0).
- 3. **SIGNAL NAME:** Names of signals multiplexed on each ball (also notice that the name of the ball is the signal name in muxmode 0).

#### **NOTE**

Table 4-1 does not take into account the subsystem multiplexing signals. Subsystem multiplexing signals are described in Section 4.3, Signal Descriptions.

#### NOTE

In the Driver off mode, the buffer is configured in high-impedance.



- 4. **MUXMODE:** Multiplexing mode number:
  - a. MUXMODE 0 is the primary mode; this means that when MUXMODE=0 is set, the function mapped on the pin corresponds to the name of the pin. The primary muxmode is not necessarily the default muxmode.

#### NOTE

The default mode is the mode at the release of the reset; also see the RESET REL. MUXMODE column.

- b. MUXMODE 1 through 15 are possible muxmodes for alternate functions. On each pin, some muxmodes are effectively used for alternate functions, while some muxmodes are not used. Only MUXMODE values which correspond to defined functions should be used.
- c. An empty box means Not Applicable.
- 5. **TYPE:** Signal type and direction:
  - I = Input
  - O = Output
  - IO = Input or Output
  - D = Open drain
  - DS = Differential Signaling
  - -A = Analog
  - PWR = Power
  - GND = Ground
  - CAP = LDO Capacitor
- 6. **BALL RESET STATE:** The state of the terminal at power-on reset:
  - drive 0 (OFF): The buffer drives V<sub>OL</sub> (pulldown or pullup resistor not activated).
  - drive 1 (OFF): The buffer drives V<sub>OH</sub> (pulldown or pullup resistor not activated).
  - OFF: High-impedance
  - PD: High-impedance with an active pulldown resistor
  - PU: High-impedance with an active pullup resistor
  - An empty box means Not Applicable
- 7. **BALL RESET REL. STATE:** The state of the terminal at the deactivation of the rstoutn signal (also mapped to the PRCM SYS\_WARM\_OUT\_RST signal).
  - drive 0 (OFF): The buffer drives V<sub>OL</sub> (pulldown or pullup resistor not activated).
  - drive clk (OFF): The buffer drives a toggling clock (pulldown or pullup resistor not activated).
  - drive 1 (OFF): The buffer drives V<sub>OH</sub> (pulldown or pullup resistor not activated).
  - OFF: High-impedance
  - PD: High-impedance with an active pulldown resistor
  - PU: High-impedance with an active pullup resistor
  - An empty box means Not Applicable

#### NOTE

For more information on the CORE\_PWRON\_RET\_RST reset signal and its reset sources, see the Power, Reset, and Clock Management / Reset Management Functional Description section of the Device TRM.

BALL RESET REL. MUXMODE: This muxmode is automatically configured at the release of the rstoutn signal (also mapped to the PRCM SYS\_WARM\_OUT\_RST signal).

An empty box means Not Applicable.

IO VOLTAGE VALUE: This column describes the IO voltage value (the corresponding power supply).
 An empty box means Not Applicable.

10. **POWER:** The voltage supply that powers the terminal IO buffers.



An empty box means Not Applicable.

- 11. **HYS:** Indicates if the input buffer is with hysteresis:
  - Yes: With hysteresis
  - No: Without hysteresis
  - An empty box: Not Applicable

#### NOTE

For more information, see the hysteresis values in Section 5.7, DC Electrical Characteristics.

12. **BUFFER TYPE:** Drive strength of the associated output buffer.

An empty box means Not Applicable.

#### NOTE

For programmable buffer strength:

- The default value is given in Table 4-1.
- A note describes all possible values according to the selected muxmode.
- 13. **PULL UP / DOWN TYPE:** Denotes the presence of an internal pullup or pulldown resistor. Pullup and pulldown resistors can be enabled or disabled via software.
  - PU: Internal pullup
  - PD: Internal pulldown
  - PU/PD: Internal pullup and pulldown
  - PUx/PDy: Programmable internal pullup and pulldown
  - PDy: Programmable internal pulldown
  - An empty box means No pull
- 14. **DSIS:** The deselected input state (DSIS) indicates the state driven on the peripheral input (logic "0" or logic "1") when the peripheral pin function is not selected by any of the CTRL\_CORE\_PADx registers.
  - 0: Logic 0 driven on the peripheral's input signal port.
  - 1: Logic 1 driven on the peripheral's input signal port.
  - blank: Pin state driven on the peripheral's input signal port.

#### NOTE

Configuring two pins to the same input signal is not supported as it can yield unexpected results. This can be easily prevented with the proper software configuration (Hi-Z mode is not an input signal).

#### NOTE

When a pad is set into a multiplexing mode which is not defined by pin multiplexing, that pad's behavior is undefined. This should be avoided.



### Table 4-1. Pin Attributes<sup>(1)</sup>

| BALL NUMBER [1] | BALL NAME [2]     | SIGNAL NAME [3]   | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|-------------------|-------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| M19             | adc_in0           | adc_in0           | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| M20             | adc_in1           | adc_in1           | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| M21             | adc_in2           | adc_in2           | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| M22             | adc_in3           | adc_in3           | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| N22             | adc_in4           | adc_in4           | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| N21             | adc_in5           | adc_in5           | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| P19             | adc_in6           | adc_in6           | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| P18             | adc_in7           | adc_in7           | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| P20             | adc_vrefp         | adc_vrefp         | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_adc   |          | GPADC               |                              |           |
| N15             | cap_vddram_core1  | cap_vddram_core1  |             | CAP      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| M15             | cap_vddram_core2  | cap_vddram_core2  |             | CAP      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| M14             | cap_vddram_dspeve | cap_vddram_dspeve |             | CAP      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| A11             | csi2_0_dx0        | csi2_0_dx0        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| A12             | csi2_0_dx1        | csi2_0_dx1        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| A13             | csi2_0_dx2        | csi2_0_dx2        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| A15             | csi2_0_dx3        | csi2_0_dx3        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| A16             | csi2_0_dx4        | csi2_0_dx4        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| B11             | csi2_0_dy0        | csi2_0_dy0        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| B12             | csi2_0_dy1        | csi2_0_dy1        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| B13             | csi2_0_dy2        | csi2_0_dy2        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| B15             | csi2_0_dy3        | csi2_0_dy3        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| B16             | csi2_0_dy4        | csi2_0_dy4        | 0           | I        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_csi   | Yes      | LVCMOS<br>CSI2      | PU/PD                        |           |
| T18             | cvideo_rset       | cvideo_rset       | 0           | Α        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_dac   |          | AVDAC               |                              |           |
| T17             | cvideo_tvout      | cvideo_tvout      | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_dac   |          | AVDAC               |                              |           |
| P17             | cvideo_vfb        | cvideo_vfb        | 0           | A        | OFF                        | OFF                             | 0                                    | 1.8                         | vdda_dac   |          | AVDAC               |                              |           |
| N6              | dcan1_rx          | dcan1_rx          | 0           | Ю        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |                   | gpio4_10          | 14          | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              |           |
|                 |                   | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| N5              | dcan1_tx          | dcan1_tx          | 0           | Ю        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |                   | gpio4_9           | 14          | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              |           |
|                 |                   | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL<br>STATE [7] | BALL<br>RESET REL<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|--------------------------------|-------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| F2              | ddr1_casn     | ddr1_casn       | 0           | 0        | PD                         | drive 1 (OFF                   | ) 0                                 | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| G1              | ddr1_ck       | ddr1_ck         | 0           | 0        | PD                         | drive clk<br>(OFF)             | 0                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AB13            | ddr1_dqm_ecc  | ddr1_dqm_ecc    | 0           | Ю        | PD                         | PD                             | 0                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AB10            | ddr1_dqsn_ecc | ddr1_dqsn_ecc   | 0           | Ю        | PU                         | PU                             | 0                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA10            | ddr1_dqs_ecc  | ddr1_dqs_ecc    | 0           | Ю        | PD                         | PD                             | 0                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| G2              | ddr1_nck      | ddr1_nck        | 0           | 0        | PD                         | drive clk<br>(OFF)             | 0                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| F1              | ddr1_rasn     | ddr1_rasn       | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| N1              | ddr1_rst      | ddr1_rst        | 0           | 0        | PD                         | drive 0 (OFF                   | ,                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| E3              | ddr1_wen      | ddr1_wen        | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| U4              | ddr1_a0       | ddr1_a0         | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| C1              | ddr1_a1       | ddr1_a1         | 0           | 0        | PD                         | drive 1 (OFF                   |                                     | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| D3              | ddr1_a2       | ddr1_a2         | 0           | 0        | PD                         | drive 1 (OFF                   |                                     | 1.2/1.35/1.5/               | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| R4              | ddr1_a3       | ddr1_a3         | 0           | 0        | PD                         | drive 1 (OFF                   |                                     | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| T4              | ddr1_a4       | ddr1_a4         | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/               | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| N3              | ddr1_a5       | ddr1_a5         | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/               | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| T2              | ddr1_a6       | ddr1_a6         | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/               | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| N2              | ddr1_a7       | ddr1_a7         | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/               | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| T1              | ddr1_a8       | ddr1_a8         | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/               | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| U1              | ddr1_a9       | ddr1_a9         |             |          | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/               | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| D1              | ddr1_a10      | ddr1_a10        | 0           | 0        | PD                         | drive 1 (OFF                   | ,                                   | 1.2/1.35/1.5/               |            |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| R3              | ddr1_a11      | ddr1_a11        | 0           | 0        | PD                         | drive 1 (OFF                   | <u></u>                             | 1.2/1.35/1.5/               |            |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| U2              | ddr1_a12      | ddr1_a12        | 0           | 0        | PD                         | drive 1 (OFF                   | <u></u>                             | 1.2/1.35/1.5/               |            |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| C3              | ddr1_a13      | ddr1_a13        | 0           | 0        | PD                         | drive 1 (OFF                   | ) 0                                 | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| R2              | ddr1_a14      | ddr1_a14        | 0           | 0        | PD                         | drive 1 (OFF)                   | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| V1              | ddr1_a15      | ddr1_a15        | 0           | 0        | PD                         | drive 1 (OFF)                   | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| B3              | ddr1_ba0      | ddr1_ba0        | 0           | 0        | PD                         | drive 1 (OFF)                   | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| A3              | ddr1_ba1      | ddr1_ba1        | 0           | 0        | PD                         | drive 1 (OFF)                   | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| D2              | ddr1_ba2      | ddr1_ba2        | 0           | 0        | PD                         | drive 1 (OFF)                   |                                      | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| F3              | ddr1_cke0     | ddr1_cke0       | 0           | 0        | PD                         | drive 0 (OFF)                   |                                      | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| B2              | ddr1_csn0     | ddr1_csn0       | 0           | 0        | PD                         | drive 1 (OFF)                   |                                      | 1.2/1.35/1.5/<br>1.8        | vdds_ddr2  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA6             | ddr1_d0       | ddr1_d0         | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA8             | ddr1_d1       | ddr1_d1         | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y8              | ddr1_d2       | ddr1_d2         | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA7             | ddr1_d3       | ddr1_d3         | 0           | 10       | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AB4             | ddr1_d4       | ddr1_d4         | 0           | 10       | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/               | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y5              | ddr1_d5       | ddr1_d5         | 0           | 10       | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA4             | ddr1_d6       | ddr1_d6         | 0           | 10       | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y6              | ddr1_d7       | ddr1_d7         | 0           | 10       | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA18            | ddr1_d8       | ddr1_d8         | 0           | 10       | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y21             | ddr1_d9       | ddr1_d9         | 0           | 10       | PD<br>PD                   | PD<br>PD                        | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA21            | ddr1_d10      | ddr1_d10        |             | 10       |                            | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        |            |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y22             | ddr1_d11      | ddr1_d11        | 0           |          | PD                         |                                 |                                      | 1.2/1.35/1.5/<br>1.8        | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA19            | ddr1_d12      | ddr1_d12        | 0           | 10       | PD<br>PD                   | PD<br>PD                        | 0                                    | 1.2/1.35/1.5/<br>1.8        |            |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AB20            | ddr1_d13      | ddr1_d13        |             |          | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        |            |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y17             | ddr1_d14      | ddr1_d14        | 0           | 10       |                            | PD<br>PD                        | 0                                    | 1.2/1.35/1.5/<br>1.8        |            |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AB18            | ddr1_d15      | ddr1_d15        | 0           | IU       | PD                         | טא                              | U                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|----------------------|------------|----------|---------------------|------------------------------|-----------|
| AA3             | ddr1_d16      | ddr1_d16        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA2             | ddr1_d17      | ddr1_d17        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y3              | ddr1_d18      | ddr1_d18        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| V2              | ddr1_d19      | ddr1_d19        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| U3              | ddr1_d20      | ddr1_d20        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| V3              | ddr1_d21      | ddr1_d21        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y2              | ddr1_d22      | ddr1_d22        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y1              | ddr1_d23      | ddr1_d23        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| U21             | ddr1_d24      | ddr1_d24        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| T20             | ddr1_d25      | ddr1_d25        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| R21             | ddr1_d26      | ddr1_d26        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| U20             | ddr1_d27      | ddr1_d27        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| R22             | ddr1_d28      | ddr1_d28        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| V20             | ddr1_d29      | ddr1_d29        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| W22             | ddr1_d30      | ddr1_d30        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| U22             | ddr1_d31      | ddr1_d31        | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AB8             | ddr1_dqm0     | ddr1_dqm0       | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| Y18             | ddr1_dqm1     | ddr1_dqm1       | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AB3             | ddr1_dqm2     | ddr1_dqm2       | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| W21             | ddr1_dqm3     | ddr1_dqm3       | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA5             | ddr1_dqs0     | ddr1_dqs0       | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| AA20            | ddr1_dqs1     | ddr1_dqs1       | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr3  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |
| W1              | ddr1_dqs2     | ddr1_dqs2       | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8 | vdds_ddr1  |          | LVCMOS<br>DDR       | PUx/PDy                      |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| T21             | ddr1_dqs3     | ddr1_dqs3       | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr3  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| AB5             | ddr1_dqsn0    | ddr1_dqsn0      | 0           | Ю        | PU                         | PU                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| Y20             | ddr1_dqsn1    | ddr1_dqsn1      | 0           | Ю        | PU                         | PU                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr3  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| W2              | ddr1_dqsn2    | ddr1_dqsn2      | 0           | Ю        | PU                         | PU                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| T22             | ddr1_dqsn3    | ddr1_dqsn3      | 0           | Ю        | PU                         | PU                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr3  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| Y11             | ddr1_ecc_d0   | ddr1_ecc_d0     | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| AA12            | ddr1_ecc_d1   | ddr1_ecc_d1     | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| AA11            | ddr1_ecc_d2   | ddr1_ecc_d2     | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| Y9              | ddr1_ecc_d3   | ddr1_ecc_d3     | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| AA13            | ddr1_ecc_d4   | ddr1_ecc_d4     | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| AB11            | ddr1_ecc_d5   | ddr1_ecc_d5     | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| AA9             | ddr1_ecc_d6   | ddr1_ecc_d6     | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| AB9             | ddr1_ecc_d7   | ddr1_ecc_d7     | 0           | Ю        | PD                         | PD                              | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| P2              | ddr1_odt0     | ddr1_odt0       | 0           | 0        | PD                         | drive 0 (OFF)                   | 0                                    | 1.2/1.35/1.5/<br>1.8        | vdds_ddr1  |          | LVCMOS<br>DDR          | PUx/PDy                      |           |
| H1              | emu0          | emu0            | 0           | IO       | PU                         | PU                              | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | gpio4_28        | 14          | IO       |                            |                                 |                                      |                             |            |          | LVCIVIOS               |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| H2              | emu1          | emu1            | 0           | Ю        | PU                         | PU                              | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | gpio4_29        | 14          | IO       |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| E8              | gpmc_ad0      | gpmc_ad0        | 0           | IO       | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | rgmii1_rxd2     | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | gpio1_14        | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot0        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| A7              | gpmc_ad1      | gpmc_ad1        | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | rgmii1_rxd1     | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | gpio1_15        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot1        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]             | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| F8              | gpmc_ad2      | gpmc_ad2                    | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | rgmii1_rxd0                 | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | gpio1_16                    | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot2                    | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| B7              | gpmc_ad3      | gpmc_ad3                    | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | qspi1_rtclk                 | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | gpio1_17                    | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot3                    | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| A6              | gpmc_ad4      | gpmc_ad4                    | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | cam_strobe                  | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | gpio1_18                    | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot4                    | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| F7              | gpmc_ad5      | gpmc_ad5                    | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        | 0         |
|                 |               | uart2_txd                   | 2           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | timer6                      | 3           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | spi3_d1                     | 4           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpio1_19                    | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        | PU/PD PU/PD PU/PD            |           |
|                 |               | sysboot5<br>mcasp2_aclkx    | 15          | 1        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| E7              | gpmc_ad6      | gpmc_ad6                    | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | uart2_rxd                   | 2           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | timer5                      | 3           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | spi3_d0                     | 4           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpio1_20                    | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot6<br>mcasp2_fsx      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| C6              | gpmc_ad7      | gpmc_ad7                    | 0           | Ю        | OFF                        | OFF                             | 0                                    | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | cam_shutter                 | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | timer4                      | 3           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | spi3_sclk                   | 4           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpio1_21                    | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off<br>mcasp2_ahclkx | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| B6              | gpmc_ad8      | gpmc_ad8                    | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | timer7                      | 3           | Ю        | 1                          |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | spi3_cs0                    | 4           | Ю        | 1                          |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio1_22                    | 14          | Ю        | 1                          |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot8<br>mcasp2_aclkr    | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]          | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|--------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| A5              | gpmc_ad9      | gpmc_ad9                 | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        | 0         |
|                 |               | eCAP1_in_PWM1_out        | 3           | Ю        |                            |                                 |                                      |                             |            |          | LVCIVIOS               |                              | 0         |
|                 |               | spi3_cs1                 | 4           | IO       |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio1_23                 | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot9<br>mcasp2_fsr   | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| D6              | gpmc_ad10     | gpmc_ad10                | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | timer2                   | 3           | IO       |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | gpio1_24                 | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot10<br>mcasp2_axr0 | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| C5              | gpmc_ad11     | gpmc_ad11                | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | timer3                   | 3           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | gpio1_25                 | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot11<br>mcasp2_axr1 | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| B5              | gpmc_ad12     | gpmc_ad12                | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | gpio1_26                 | 14          | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | sysboot12<br>mcasp2_axr2 | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| D7              | gpmc_ad13     | gpmc_ad13                | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | rgmii1_rxc               | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | gpio1_27                 | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot13<br>mcasp2_axr3 | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| B4              | gpmc_ad14     | gpmc_ad14                | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | spi2_cs1                 | 4           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio1_28                 | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot14<br>mcasp2_axr4 | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| A4              | gpmc_ad15     | gpmc_ad15                | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | spi2_cs0                 | 4           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio1_29                 | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot15<br>mcasp2_axr5 | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]        | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| F12             | gpmc_advn_ale | gpmc_advn_ale          | 0           | 0        | PD                         | PD                              | 0                                    | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | rgmii1_txd2            | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              |           |
|                 |               | ehrpwm1_tripzone_input | 4           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | clkout1                | 5           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | dma_evt4               | 6           | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio1_3                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off             | 15          | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| D12             | gpmc_ben0     | gpmc_ben0              | 0           | 0        | PD                         | PD                              | 0                                    | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | rgmii1_txctl           | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              |           |
|                 |               | ehrpwm1A               | 4           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | dma_evt2               | 6           | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio1_1                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off             | 15          | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| E12             | gpmc_ben1     | gpmc_ben1              | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | rgmii1_txd3            | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              |           |
|                 |               | ehrpwm1B               | 4           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | dma_evt3               | 6           | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio1_2                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off             | 15          | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| C12             | gpmc_clk      | gpmc_clk               | 0           | Ю        | PD                         | PD                              | 0                                    | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | rgmii1_txc             | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              |           |
|                 |               | clkout0                | 5           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | dma_evt1               | 6           | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio1_0                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off             | 15          | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| C10             | gpmc_cs0      | gpmc_cs0               | 0           | 0        | PU                         | PU                              | 0                                    | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | rgmii1_rxctl           | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio1_6                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off             | 15          | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| E10             | gpmc_cs1      | gpmc_cs1               | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | qspi1_cs0              | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 1         |
|                 |               | gpio1_7                | 14          | Ю        | 1                          |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off             | 15          | I        | 1                          |                                 |                                      |                             |            |          |                     |                              |           |
| D10             | gpmc_cs2      | gpmc_cs2               | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | qspi1_d3               | 1           | Ю        | 1                          |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio1_8                | 14          | Ю        | 1                          |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off             | 15          |          | 1                          |                                 |                                      |                             |            |          |                     |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]        | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|----------------------------|------------------------------|-----------|
| A9              | gpmc_cs3      | gpmc_cs3        | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv2    | Yes      |                            | PU/PD                        |           |
|                 |               | qspi1_d2        | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                     |                              | 0         |
|                 |               | gpio1_9         | 14          | Ю        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                            |                              |           |
| В9              | gpmc_cs4      | gpmc_cs4        | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage               | PU/PD                        |           |
|                 |               | qspi1_d0        | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                     |                              | 0         |
|                 |               | gpio1_10        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                            |                              |           |
| F10             | gpmc_cs5      | gpmc_cs5        | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage               | PU/PD                        |           |
|                 |               | qspi1_d1        | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                     |                              | 0         |
|                 |               | gpio1_11        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | 1        |                            |                                 |                                      |                             |            |          |                            |                              |           |
| C8              | gpmc_cs6      | gpmc_cs6        | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage               | PU/PD                        |           |
|                 |               | qspi1_sclk      | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                     |                              |           |
|                 |               | gpio1_12        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                            |                              |           |
| A10             | gpmc_oen_ren  | gpmc_oen_ren    | 0           | 0        | PD                         | PD                              | 0                                    | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage               | PU/PD                        |           |
|                 |               | rgmii1_txd1     | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                     |                              |           |
|                 |               | ehrpwm1_synci   | 4           | I        |                            |                                 |                                      |                             |            |          |                            |                              | 0         |
|                 |               | clkout2         | 5           | 0        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | gpio1_4         | 14          | Ю        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | ı        |                            |                                 |                                      |                             |            |          |                            |                              |           |
| D8              | gpmc_wait0    | gpmc_wait0      | 0           | I        | PU                         | PU                              | 0                                    | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage               | PU/PD                        | 1         |
|                 |               | rgmii1_rxd3     | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                     |                              | 0         |
|                 |               | qspi1_rtclk     | 2           | I        |                            |                                 |                                      |                             |            |          |                            |                              | 0         |
|                 |               | dma_evt4        | 6           | ı        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | gpio1_13        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | ı        |                            |                                 |                                      |                             |            |          |                            |                              |           |
| B10             | gpmc_wen      | gpmc_wen        | 0           | 0        | PD                         | PD                              | 0                                    | 1.8/3.3                     | vddshv2    | Yes      | Dual Voltage<br>LVCMOS     | PU/PD                        |           |
|                 |               | rgmii1_txd0     | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                     |                              |           |
|                 |               | ehrpwm1_synco   | 4           | 0        |                            |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | gpio1_5         | 14          | Ю        | 1                          |                                 |                                      |                             |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | ı        | 1                          |                                 |                                      |                             |            |          |                            |                              |           |
| L3              | i2c1_scl      | i2c1_scl        | 0           | Ю        | OFF                        | OFF                             | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage<br>LVCMOS I2C | PU                           |           |
| L4              | i2c1_sda      | i2c1_sda        | 0           | Ю        | OFF                        | OFF                             | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage<br>LVCMOS I2C |                              |           |
| L6              | i2c2_scl      | i2c2_scl        | 0           | Ю        | OFF                        | OFF                             | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage<br>LVCMOS I2C | PU                           |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] |         | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]        | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|---------|------------|----------|----------------------------|------------------------------|-----------|
| L5              | i2c2_sda      | i2c2_sda        | 0           | Ю        | OFF                        | OFF                             | 0                                    | 1.8/3.3 | vddshv1    | Yes      | Dual Voltage<br>LVCMOS I2C | PU                           |           |
| W6              | mcan_rx       | mcan_rx         | 0           | Ю        | PU                         | PU                              | 15                                   | 1.8/3.3 | vddshv6    | Yes      | Dual Voltage               | PU/PD                        | 1         |
|                 |               | cam_nreset      | 1           | Ю        |                            |                                 |                                      |         |            |          | LVCMOS                     |                              |           |
|                 |               | vin2a_vsync0    | 2           | I        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | spi1_cs3        | 3           | Ю        |                            |                                 |                                      |         |            |          |                            |                              | 1         |
|                 |               | uart3_txd       | 4           | 0        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | gpmc_cs7        | 5           | 0        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | vin1b_vsync1    | 7           | I        |                            |                                 |                                      |         |            |          |                            |                              | 0         |
|                 |               | gpio4_12        | 14          | Ю        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                            |                              |           |
| W7              | mcan_tx       | mcan_tx         | 0           | Ю        | PU                         | PU                              | 15                                   | 1.8/3.3 | vddshv6    | Yes      | Dual Voltage               | PU/PD                        | 1         |
|                 |               | vin2a_de0       | 1           | I        |                            |                                 |                                      |         |            |          | LVCMOS                     |                              |           |
|                 |               | vin2a_hsync0    | 2           | I        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | spi1_cs2        | 3           | Ю        |                            |                                 |                                      |         |            |          |                            |                              | 1         |
|                 |               | uart3_rxd       | 4           | I        |                            |                                 |                                      |         |            |          |                            |                              | 1         |
|                 |               | gpmc_wait1      | 6           | I        |                            |                                 |                                      |         |            |          |                            |                              | 1         |
|                 |               | vin1b_hsync1    | 7           | I        |                            |                                 |                                      |         |            |          |                            |                              | 0         |
|                 |               | vin1b_de1       | 8           | I        |                            |                                 |                                      |         |            |          |                            |                              | 0         |
|                 |               | gpio4_11        | 14          | Ю        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | ı        |                            |                                 |                                      |         |            |          |                            |                              |           |
| B17             | mdio_d        | mdio_d          | 0           | Ю        | PU                         | PU                              | 15                                   | 1.8/3.3 | vddshv4    | Yes      | Dual Voltage               | PU/PD                        | 1         |
|                 |               | spi4_d0         | 4           | Ю        |                            |                                 |                                      |         |            |          | LVCMOS                     |                              | 0         |
|                 |               | gpio3_18        | 14          | Ю        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                            |                              |           |
| B19             | mdio_mclk     | mdio_mclk       | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3 | vddshv4    | Yes      | Dual Voltage               | PU/PD                        | 1         |
|                 |               | spi4_d1         | 4           | Ю        |                            |                                 |                                      |         |            |          | LVCMOS                     |                              | 0         |
|                 |               | gpio3_17        | 14          | Ю        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                            |                              |           |
| G5              | nmin          | nmin            | 0           | I        | PU                         | PU                              | 0                                    | 1.8/3.3 | vddshv1    | Yes      | Dual Voltage<br>LVCMOS     | PU/PD                        | 1         |
| G3              | porz          | porz            | 0           | ı        | OFF                        | OFF                             | 0                                    | 1.8/3.3 | vddshv1    | Yes      | IHHV1833                   | PU/PD                        |           |
| G4              | resetn        | resetn          | 0           | I        | PU                         | PU                              | 0                                    | 1.8/3.3 | vddshv1    | Yes      | Dual Voltage<br>LVCMOS     | PU/PD                        |           |
| B18             | rgmii0_rxc    | rgmii0_rxc      | 0           | ı        | PD                         | PD                              | 15                                   | 1.8/3.3 | vddshv4    | Yes      | Dual Voltage               | PU/PD                        | 0         |
|                 |               | cam_strobe      | 3           | 0        |                            |                                 |                                      |         |            |          | LVCMOS                     |                              |           |
|                 |               | mmc_clk         | 5           | Ю        |                            |                                 |                                      |         |            |          |                            |                              | 1         |
|                 |               | gpio3_25        | 14          | Ю        |                            |                                 |                                      |         |            |          |                            |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                            |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| C18             | rgmii0_rxctl  | rgmii0_rxctl    | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      |                        | PU/PD                        | 0         |
|                 |               | cam_shutter     | 3           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | mmc_cmd         | 5           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio3_26        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| C16             | rgmii0_txc    | rgmii0_txc      | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | cam_strobe      | 3           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | spi4_sclk       | 4           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | mmc_clk         | 5           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio3_19        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| C17             | rgmii0_txctl  | rgmii0_txctl    | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | cam_shutter     | 3           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | spi4_cs0        | 4           | IO       |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | mmc_cmd         | 5           | IO       |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio3_20        | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| A20             | rgmii0_rxd0   | rgmii0_rxd0     | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | mmc_dat3        | 5           | IO       |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio3_30        | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| C20             | rgmii0_rxd1   | rgmii0_rxd1     | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | mmc_dat2        | 5           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio3_29        | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| B20             | rgmii0_rxd2   | rgmii0_rxd2     | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | mmc_dat1        | 5           | IO       |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio3_28        | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| A19             | rgmii0_rxd3   | rgmii0_rxd3     | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        | 0         |
|                 |               | mmc_dat0        | 5           | IO       |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio3_27        | 14          | Ю        | 1                          |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        | 1                          |                                 |                                      |                             |            |          |                        |                              |           |
| F17             | rgmii0_txd0   | rgmii0_txd0     | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mmc_dat3        | 5           | Ю        | 1                          |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio3_24        | 14          | Ю        | 1                          |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | ı        | 1                          |                                 |                                      |                             |            |          |                        |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]        | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| E17             | rgmii0_txd1   | rgmii0_txd1            | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mmc_dat2               | 5           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio3_23               | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off             | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| D16             | rgmii0_txd2   | rgmii0_txd2            | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | eCAP1_in_PWM1_out      | 3           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | mmc_dat1               | 5           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio3_22               | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off             | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| E16             | rgmii0_txd3   | rgmii0_txd3            | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv4    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mmc_dat0               | 5           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio3_21               | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off             | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| F4              | rstoutn       | rstoutn                | 0           | 0        | PD                         | drive 1 (OFF)                   | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
| J6              | rtck          | rtck                   | 0           | 0        | PU                         |                                 | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | gpio4_27               | 14          | Ю        |                            | (OFF)                           |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | Driver off             | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| M2              | spi1_sclk     | spi1_sclk              | 0           | Ю        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | uart3_rxd              | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio4_0                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off             | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| L1              | spi2_sclk     | spi2_sclk              | 0           | Ю        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | uart3_rxd              | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | ehrpwm1A               | 2           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | timer3                 | 3           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio4_5                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off             | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| R6              | spi1_cs0      | spi1_cs0               | 0           | Ю        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 1         |
|                 |               | uart3_txd              | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | gpio4_3                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off             | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| R5              | spi1_cs1      | spi1_cs1               | 0           | Ю        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 1         |
|                 |               | spi3_cs1               | 1           | Ю        | 1                          |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | timer6                 | 4           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | ehrpwm1_tripzone_input | 7           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpio4_4                | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off             | 15          | I        | 1                          |                                 |                                      |                             |            |          |                        |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]   | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| T5              | spi1_d0       | spi1_d0           | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | uart3_rtsn        | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | gpio4_2           | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| U6              | spi1_d1       | spi1_d1           | 0           | Ю        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | uart3_ctsn        | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | gpio4_1           | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| L2              | spi2_cs0      | spi2_cs0          | 0           | Ю        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 1         |
|                 |               | uart3_txd         | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | ehrpwm1B          | 2           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | timer4            | 3           | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio4_8           | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| R7              | spi2_d0       | spi2_d0           | 0           | IO       | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | uart3_rtsn        | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | timer1            | 3           | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio4_7           | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | sysboot7          | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| N4              | spi2_d1       | spi2_d1           | 0           | IO       | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | uart3_ctsn        | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 1         |
|                 |               | timer5            | 3           | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | eCAP1_in_PWM1_out | 7           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpio4_6           | 14          | IO       |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| J2              | tclk          | tclk              | 0           | I        | PU                         | PU                              | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | IQ1833                 | PU/PD                        |           |
| J1              | tdi           | tdi               | 0           | I        | PU                         | PU                              | 0                                    | 1.8/3.3                     | vddshv1    | Yes      |                        | PU/PD                        |           |
|                 |               | gpio4_25          | 14          | IO       |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| J4              | tdo           | tdo               | 0           | 0        | PU                         | PU                              | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | gpio4_26          | 14          | Ю        | 1                          |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | Driver off        | 15          | I        | 1                          |                                 |                                      |                             |            |          |                        |                              |           |
| J3              | tms           | tms               | 0           | Ю        | OFF                        | OFF                             | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
| J5              | trstn         | trstn             | 0           | I        | PD                         | PD                              | 0                                    | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| F14             | uart1_ctsn    | uart1_ctsn      | 0           | I        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv3    | Yes      | Dual Voltage           | PU/PD                        | 1         |
|                 |               | xref_clk1       | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | uart3_rxd       | 2           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpmc_a16        | 3           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | spi4_sclk       | 4           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | spi1_cs2        | 5           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | timer3          | 6           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | ehrpwm1_synci   | 7           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | clkout0         | 8           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | vin2a_hsync0    | 9           | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpmc_a12        | 10          | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpmc_clk        | 11          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | dcan1_tx        | 12          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio4_15        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| C14             | uart1_rtsn    | uart1_rtsn      | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv3    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | uart3_txd       | 2           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              |           |
|                 |               | gpmc_a17        | 3           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | spi4_cs0        | 4           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | spi1_cs3        | 5           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | timer4          | 6           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | ehrpwm1_synco   | 7           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | qspi1_rtclk     | 8           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | vin2a_vsync0    | 9           | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpmc_a13        | 10          | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | dcan1_rx        | 12          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio4_16        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| F13             | uart1_rxd     | uart1_rxd       | 0           | I        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv3    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        | 1         |
|                 |               | spi4_d1         | 4           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | qspi1_rtclk     | 5           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpmc_a12        | 10          | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | mcan_tx         | 12          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio4_13        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]   | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| E14             | uart1_txd     | uart1_txd         | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv3    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | spi4_d0           | 4           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a13          | 10          | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | mcan_rx           | 12          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                 |               | gpio4_14          | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| F15             | uart2_ctsn    | uart2_ctsn        | 0           | I        | OFF                        | OFF                             | 15                                   | 1.8/3.3                     | vddshv3    | Yes      | Dual Voltage        | PU/PD                        | 1         |
|                 |               | xref_clk1         | 2           | I        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              |           |
|                 |               | gpmc_a18          | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | spi3_sclk         | 4           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | qspi1_cs1         | 5           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                 |               | timer7            | 6           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | vin2a_hsync0      | 9           | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpmc_clk          | 10          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | mcan_tx           | 12          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                 |               | gpio4_19          | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| F16             | uart2_rtsn    | uart2_rtsn        | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv3    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | eCAP1_in_PWM1_out | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a19          | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | spi3_cs0          | 4           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                 |               | timer8            | 6           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | vin2a_vsync0      | 9           | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | mcan_rx           | 12          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                 |               | gpio4_20          | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off        | 15          | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| D14             | uart2_rxd     | uart2_rxd         | 0           | I        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv3    | Yes      | Dual Voltage        | PU/PD                        | 1         |
|                 |               | spi3_d1           | 4           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | timer1            | 6           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | ehrpwm1A          | 7           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpmc_clk          | 10          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a12          | 11          | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | dcan1_tx          | 12          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio4_17          | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off        | 15          | ı        |                            |                                 |                                      |                             |            |          |                     |                              |           |

| BALL NUMBER [1]                                                            | BALL NAME [2]  | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|----------------------------------------------------------------------------|----------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| D15                                                                        | uart2_txd      | uart2_txd       | 0           | 0        | PU                         | PU                              | 15                                   | 1.8/3.3                     | vddshv3    | Yes      | Dual Voltage        | PU/PD                        |           |
|                                                                            |                | spi3_d0         | 4           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                                                                            |                | timer2          | 6           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                                                                            |                | ehrpwm1B        | 7           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                                                                            |                | gpmc_a13        | 11          | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                                                                            |                | dcan1_rx        | 12          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                                                                            |                | gpio4_18        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                                                                            |                | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| H12, H13, H7,<br>J10, J11, J15,<br>K12, L12, L15,<br>N12, N16, P10,<br>P14 | vdd            | vdd             |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| P22                                                                        | vdda_adc       | vdda_adc        |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| A14                                                                        | vdda_csi       | vdda_csi        |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| U19                                                                        | vdda_dac       | vdda_dac        |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| N8                                                                         | vdda_ddr_dsp   | vdda_ddr_dsp    |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| M8                                                                         | vdda_gmac_core | vdda_gmac_core  |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| E21                                                                        | vdda_osc       | vdda_osc        |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| H14                                                                        | vdda_per       | vdda_per        |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| G12, J7, L16,<br>P13, T11                                                  | vdds18v        | vdds18v         |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| P7, T9                                                                     | vdds18v_ddr1   | vdds18v_ddr1    |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| G7                                                                         | vdds18v_ddr2   | vdds18v_ddr2    |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| T16, V21                                                                   | vdds18v_ddr3   | vdds18v_ddr3    |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| K2, K7, L7, M7                                                             | vddshv1        | vddshv1         |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| B8, G11, G8, G9                                                            | vddshv2        | vddshv2         |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| G14                                                                        | vddshv3        | vddshv3         |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| A18, E20                                                                   | vddshv4        | vddshv4         |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| H17, J16, J21                                                              | vddshv5        | vddshv5         |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| AA16, T10, T12,<br>T13                                                     | vddshv6        | vddshv6         |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| AA1, AB6, R1, T7,<br>T8                                                    | vdds_ddr1      | vdds_ddr1       |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| C2, E2, G6                                                                 | vdds_ddr2      | vdds_ddr2       |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| AA22, AB19, T15                                                            | vdds_ddr3      | vdds_ddr3       |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| K8, L8, M9, P11,<br>P12, P8, P9                                            | vdd_dspeve     | vdd_dspeve      |             | PWR      |                            |                                 |                                      |                             |            |          |                     |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]            | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|----------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|----------------------|------------|----------|---------------------|------------------------------|-----------|
| F22             | vin1a_clk0    | vin1a_clk0                 | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_pclk                   | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | clkout0                    | 4           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | gpio1_30                   | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off<br>mcasp3_aclkx | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| G18             | vin1a_d0      | vin1a_d0                   | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data2                  | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio2_3                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off mcasp3_axr1     | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| G21             | vin1a_d1      | vin1a_d1                   | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data3                  | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio2_4                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off mcasp3_axr2     | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| G22             | vin1a_d2      | vin1a_d2                   | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data4                  | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio2_5                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off mcasp3_axr3     | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| H18             | vin1a_d3      | vin1a_d3                   | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data5                  | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio2_6                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off<br>mcasp3_axr4  | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| H20             | vin1a_d4      | vin1a_d4                   | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data6                  | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio2_7                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off<br>mcasp3_axr5  | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| H19             | vin1a_d5      | vin1a_d5                   | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data7                  | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio2_8                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | xref_clk2<br>mcasp3_ahclkx | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| H22             | vin1a_d6      | vin1a_d6                   | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data8                  | 1           | ı        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpio2_9                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off<br>mcasp3_fsx   | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|----------------------|------------|----------|------------------------|------------------------------|-----------|
| H21             | vin1a_d7      | vin1a_d7        | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | cpi_data9       | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              | 0         |
|                 |               | gpio2_10        | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| J17             | vin1a_d8      | vin1a_d8        | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | cpi_data10      | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin1b_d0        | 2           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | gpmc_a8         | 3           | 0        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | sys_nirq2       | 7           | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | gpio2_11        | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| K22             | vin1a_d9      | vin1a_d9        | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | cpi_data11      | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin1b_d1        | 2           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | gpmc_a9         | 3           | 0        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | sys_nirq1       | 7           | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | gpio2_12        | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| K21             | vin1a_d10     | vin1a_d10       | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        | 0         |
|                 |               | cpi_data12      | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin1b_d2        | 2           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | gpmc_a10        | 3           | 0        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | sys_nirq2       | 7           | Į        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | gpio2_13        | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| K18             | vin1a_d11     | vin1a_d11       | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        | 0         |
|                 |               | cpi_data13      | 1           | I        |                            |                                 |                                      |                      |            |          | LVCIVIOS               |                              | 0         |
|                 |               | vin1b_d3        | 2           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | gpmc_a11        | 3           | 0        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | sys_nirq1       | 7           | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | gpio2_14        | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| K17             | vin1a_d12     | vin1a_d12       | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data14      | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin1b_d4        | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a12        | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | dma_evt1        | 6           | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio2_15        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| K19             | vin1a_d13     | vin1a_d13       | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_wen         | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin1b_d5        | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a13        | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | dma_evt2        | 6           | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio2_16        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| K20             | vin1a_d14     | vin1a_d14       | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_fid         | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin1b_d6        | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a14        | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio2_17        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| L21             | vin1a_d15     | vin1a_d15       | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_data15      | 1           | I        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin1b_d7        | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a15        | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio2_18        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| F21             | vin1a_de0     | vin1a_de0       | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv5    | Yes      | Dual Voltage        | PU/PD                        | 0         |
|                 |               | cpi_hsync       | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin1b_clk1      | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | clkout1         | 4           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio1_31        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off      | 15          | 1        |                            |                                 |                                      |                             |            |          |                     |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]            | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|----------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|----------------------|------------|----------|------------------------|------------------------------|-----------|
| F20             | vin1a_fld0    | vin1a_fld0                 | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | cpi_vsync                  | 1           | Ю        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin2b_clk1                 | 2           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | clkout2                    | 4           | 0        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | gpio2_0                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off<br>mcasp3_aclkr | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| F19             | vin1a_hsync0  | vin1a_hsync0               | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | cpi_data0                  | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin1a_de0                  | 2           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | gpio2_1                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off<br>mcasp3_fsr   | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| G19             | vin1a_vsync0  | vin1a_vsync0               | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage           | PU/PD                        | 0         |
|                 |               | cpi_data1                  | 1           | I        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              | 0         |
|                 |               | gpio2_2                    | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off<br>mcasp3_axr0  | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| L22             | vin2a_clk0    | vin2a_clk0                 | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | gpio2_19                   | 14          | Ю        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              |           |
|                 |               | Driver off                 | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| M17             | vin2a_de0     | vin2a_de0                  | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | cam_strobe                 | 1           | 0        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | vin2b_hsync1               | 2           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | vin2b_de1                  | 5           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | gpio4_21                   | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off                 | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| M18             | vin2a_fld0    | vin2a_fld0                 | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv5    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | cam_shutter                | 1           | 0        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              |           |
|                 |               | vin2b_vsync1               | 2           | I        |                            |                                 |                                      |                      |            |          |                        |                              | 0         |
|                 |               | gpio4_22                   | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off                 | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
| AB17            | vout1_clk     | vout1_clk                  | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | vin1a_d12                  | 2           | I        |                            |                                 |                                      |                      |            |          | LVCMOS                 |                              | 0         |
|                 |               | clkout0                    | 4           | 0        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | vin2a_clk0                 | 9           | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | gpio2_20                   | 14          | Ю        |                            |                                 |                                      |                      |            |          |                        |                              |           |
|                 |               | Driver off                 | 15          | I        |                            |                                 |                                      |                      |            |          |                        |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| U17             | vout1_de      | vout1_de        | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_aclkx    | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin1a_d13       | 2           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | clkout1         | 4           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio2_21        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| W17             | vout1_fld     | vout1_fld       | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | mcasp1_fsx      | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin1a_d14       | 2           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | clkout2         | 4           | 0        |                            |                                 |                                      |                             |            |          |                        | 1                            |           |
|                 |               | gpio2_22        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | ı        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| AA17            | vout1_hsync   | vout1_hsync     | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | mcasp1_aclkr    | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin1a_d15       | 2           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | vin2a_de0       | 9           | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio2_23        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | ı        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| U16             | vout1_vsync   | vout1_vsync     | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | mcasp1_fsr      | 1           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | vin2a_fld0      | 9           | ı        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio2_24        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| W16             | vout1_d0      | vout1_d0        | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr0     | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | mmc_clk         | 5           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio2_25        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | ı        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| V16             | vout1_d1      | vout1_d1        | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr1     | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | mmc_cmd         | 5           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 1         |
|                 |               | gpio2_26        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] |         | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|---------|------------|----------|------------------------|------------------------------|-----------|
| U15             | vout1_d2      | vout1_d2        | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3 | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr2     | 1           | Ю        |                            |                                 |                                      |         |            |          | LVCMOS                 |                              | 0         |
|                 |               | mcasp1_axr8     | 4           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 0         |
|                 |               | mmc_dat0        | 5           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 1         |
|                 |               | gpio2_27        | 14          | Ю        |                            |                                 |                                      |         |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                        |                              |           |
| V15             | vout1_d3      | vout1_d3        | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3 | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr3     | 1           | Ю        |                            |                                 |                                      |         |            |          | LVCMOS                 |                              | 0         |
|                 |               | mcasp1_axr9     | 4           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 0         |
|                 |               | mmc_dat1        | 5           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 1         |
|                 |               | gpio2_28        | 14          | Ю        |                            |                                 |                                      |         |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                        |                              |           |
| Y15             | vout1_d4      | vout1_d4        | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3 | vddshv6    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | mcasp1_axr4     | 1           | Ю        |                            |                                 |                                      |         |            |          | LVCMOS                 |                              | 0         |
|                 |               | mcasp1_axr10    | 4           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 0         |
|                 |               | mmc_dat2        | 5           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 1         |
|                 |               | gpio2_29        | 14          | Ю        |                            |                                 |                                      |         |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                        |                              |           |
| W15             | vout1_d5      | vout1_d5        | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3 | vddshv6    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | mcasp1_axr5     | 1           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 0         |
|                 |               | mcasp1_axr11    | 4           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 0         |
|                 |               | mmc_dat3        | 5           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 1         |
|                 |               | vin2a_clk0      | 9           | I        |                            |                                 |                                      |         |            |          |                        |                              |           |
|                 |               | gpio2_30        | 14          | Ю        |                            |                                 |                                      |         |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                        |                              |           |
| AA15            | vout1_d6      | vout1_d6        | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3 | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr6     | 1           | Ю        |                            |                                 |                                      |         |            |          | LVCMOS                 |                              | 0         |
|                 |               | mcasp1_axr12    | 4           | Ю        |                            |                                 |                                      |         |            |          |                        |                              | 0         |
|                 |               | emu2            | 6           | 0        |                            |                                 |                                      |         |            |          |                        |                              |           |
|                 |               | vin2a_de0       | 9           | I        |                            |                                 |                                      |         |            |          |                        |                              |           |
|                 |               | gpio2_31        | 14          | Ю        |                            |                                 |                                      |         |            |          |                        |                              |           |
|                 |               | Driver off      | 15          | I        |                            |                                 |                                      |         |            |          |                        |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]   | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12]    | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|-------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|------------------------|------------------------------|-----------|
| AB15            | vout1_d7      | vout1_d7          | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr7       | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | eCAP1_in_PWM1_out | 3           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | mcasp1_axr13      | 4           | Ю        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | emu3              | 6           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | vin2a_fld0        | 9           | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio3_0           | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| AA14            | vout1_d8      | vout1_d8          | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr8       | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin2a_d0          | 2           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpmc_a20          | 3           | 0        | _                          |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | emu4              | 6           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio3_1           | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| AB14            | vout1_d9      | vout1_d9          | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr9       | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin2a_d1          | 2           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpmc_a21          | 3           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | emu5              | 6           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio3_2           | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| U13             | vout1_d10     | vout1_d10         | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage           | PU/PD                        |           |
|                 |               | mcasp1_axr10      | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin2a_d2          | 2           | I        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpmc_a22          | 3           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | emu6              | 6           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio3_3           | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | I        |                            |                                 |                                      |                             |            |          |                        |                              |           |
| V13             | vout1_d11     | vout1_d11         | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage<br>LVCMOS | PU/PD                        |           |
|                 |               | mcasp1_axr11      | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS                 |                              | 0         |
|                 |               | vin2a_d3          | 2           | l        |                            |                                 |                                      |                             |            |          |                        |                              | 0         |
|                 |               | gpmc_a23          | 3           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | emu7              | 6           | 0        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | gpio3_4           | 14          | Ю        |                            |                                 |                                      |                             |            |          |                        |                              |           |
|                 |               | Driver off        | 15          | ı        |                            |                                 |                                      |                             |            |          |                        |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]          | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|--------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| Y13             | vout1_d12     | vout1_d12                | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | mcasp1_axr12             | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin2a_d4                 | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a24                 | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | emu8                     | 6           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio3_5                  | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off mcasp2_ahclkx | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| W13             | vout1_d13     | vout1_d13                | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | mcasp1_axr13             | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin2a_d5                 | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a25                 | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | emu9                     | 6           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio3_6                  | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off mcasp2_aclkr  | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| U11             | vout1_d14     | vout1_d14                | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | mcasp1_axr14             | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin2a_d6                 | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a26                 | 3           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | emu10                    | 6           | 0        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio3_7                  | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off mcasp2_aclkx  | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |
| V11             | vout1_d15     | vout1_d15                | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | mcasp1_axr15             | 1           | Ю        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              | 0         |
|                 |               | vin2a_d7                 | 2           | I        |                            |                                 |                                      |                             |            |          |                     |                              | 0         |
|                 |               | gpmc_a27                 | 3           | 0        | 1                          |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | emu11                    | 6           | 0        | 1                          |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | gpio3_8                  | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                 |               | Driver off mcasp2_fsx    | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |



| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]        | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10]   | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|--------------|----------|---------------------|------------------------------|-----------|
| U9              | vout1_d16     | vout1_d16              | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6      | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | mcasp1_ahclkx          | 1           | 0        |                            |                                 |                                      |                             |              |          | LVCMOS              |                              |           |
|                 |               | vin2a_d8               | 2           | I        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | gpmc_a0                | 3           | 0        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | mcasp1_axr8            | 4           | Ю        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | vin2b_d0               | 5           | I        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | emu12                  | 6           | 0        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | gpio3_9                | 14          | Ю        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | Driver off             | 15          | I        |                            |                                 |                                      |                             |              |          |                     |                              |           |
| W11             | vout1_d17     | vout1_d17              | 0           | 0        | PD                         | PD                              | 15 1.8/3.3 vddshv6 Ye                | Yes                         | Dual Voltage | PU/PD    |                     |                              |           |
|                 |               | vin2a_d9               | 2           | I        |                            |                                 |                                      |                             |              |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a1                | 3           | 0        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | mcasp1_axr9            | 4           | Ю        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | vin2b_d1               | 5           | I        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | emu13                  | 6           | 0        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | gpio3_10               | 14          | Ю        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | Driver off mcasp2_fsr  | 15          | I        |                            |                                 |                                      |                             |              |          |                     |                              |           |
| V9              | vout1_d18     | vout1_d18              | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6      | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | vin2a_d10              | 2           | I        |                            |                                 |                                      |                             |              |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a2                | 3           | 0        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | mcasp1_axr10           | 4           | Ю        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | vin2b_d2               | 5           | I        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | emu14                  | 6           | 0        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | gpio3_11               | 14          | Ю        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | Driver off mcasp2_axr0 | 15          | I        |                            |                                 |                                      |                             |              |          |                     |                              |           |
| W9              | vout1_d19     | vout1_d19              | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv6      | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | vin2a_d11              | 2           | I        |                            |                                 |                                      |                             |              |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a3                | 3           | 0        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | mcasp1_axr11           | 4           | Ю        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | vin2b_d3               | 5           | I        |                            |                                 |                                      |                             |              |          |                     |                              | 0         |
|                 |               | emu15                  | 6           | 0        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | gpio3_12               | 14          | Ю        |                            |                                 |                                      |                             |              |          |                     |                              |           |
|                 |               | Driver off mcasp2_axr1 | 15          | I        |                            |                                 |                                      |                             |              |          |                     |                              |           |

| BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3]        | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|-----------------|---------------|------------------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|----------------------|------------|----------|---------------------|------------------------------|-----------|
| U8              | vout1_d20     | vout1_d20              | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv6    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | vin2a_d12              | 2           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a4                | 3           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | mcasp1_axr12           | 4           | Ю        | _<br>-<br>-                |                                 |                                      |                      |            |          |                     |                              | 0         |
|                 |               | vin2b_d4               | 5           | 1        |                            |                                 |                                      |                      |            |          |                     |                              | 0         |
|                 |               | emu16                  | 6           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | gpio3_13               | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off mcasp2_axr2 | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| W8              | vout1_d21     | vout1_d21              | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv6    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | vin2a_d13              | 2           | I        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a5                | 3           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | mcasp1_axr13           | 4           | Ю        |                            |                                 |                                      |                      |            |          |                     |                              | 0         |
|                 |               | vin2b_d5               | 5           | 1        |                            |                                 |                                      |                      |            |          |                     |                              | 0         |
|                 |               | emu17                  | 6           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | gpio3_14               | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off mcasp2_axr3 | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| U7              | vout1_d22     | vout1_d22              | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv6    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | vin2a_d14              | 2           | ļ        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a6                | 3           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | mcasp1_axr14           | 4           | Ю        | 1                          |                                 |                                      |                      |            |          |                     |                              | 0         |
|                 |               | vin2b_d6               | 5           | I        |                            |                                 |                                      |                      |            |          |                     |                              | 0         |
|                 |               | emu18                  | 6           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | gpio3_15               | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off mcasp2_axr4 | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |
| V7              | vout1_d23     | vout1_d23              | 0           | 0        | PD                         | PD                              | 15                                   | 1.8/3.3              | vddshv6    | Yes      | Dual Voltage        | PU/PD                        |           |
|                 |               | vin2a_d15              | 2           | ı        |                            |                                 |                                      |                      |            |          | LVCMOS              |                              | 0         |
|                 |               | gpmc_a7                | 3           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | mcasp1_axr15           | 4           | Ю        |                            |                                 |                                      |                      |            |          |                     |                              | 0         |
|                 |               | vin2b_d7               | 5           | I        |                            |                                 |                                      |                      |            |          |                     |                              | 0         |
|                 |               | emu19                  | 6           | 0        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | gpio3_16               | 14          | Ю        |                            |                                 |                                      |                      |            |          |                     |                              |           |
|                 |               | Driver off mcasp2_axr5 | 15          | I        |                            |                                 |                                      |                      |            |          |                     |                              |           |



## Table 4-1. Pin Attributes<sup>(1)</sup> (continued)

| BALL NUMBER [1]                                                                                                                                                                                                                                                  | BALL NAME [2] | SIGNAL NAME [3] | MUXMODE [4] | TYPE [5] | BALL<br>RESET<br>STATE [6] | BALL<br>RESET REL.<br>STATE [7] | BALL<br>RESET REL.<br>MUXMODE<br>[8] | I/O<br>VOLTAGE<br>VALUE [9] | POWER [10] | HYS [11] | BUFFER<br>TYPE [12] | PULL<br>UP/DOWN<br>TYPE [13] | DSIS [14] |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|-------------|----------|----------------------------|---------------------------------|--------------------------------------|-----------------------------|------------|----------|---------------------|------------------------------|-----------|
| A1, A17, A22, A8,<br>AB1, AB12, AB16,<br>AB2, AB21, AB22,<br>AB7, B22, E1,<br>G10, G16, H10,<br>H11, H15, H16,<br>H8, H9, J22, K1,<br>K10, K11, K13,<br>K14, K15, K16,<br>K9, M10, M11,<br>M12, M13, M16,<br>N10, N7, P1, P15,<br>P16, R12, R16,<br>R9, T14, V22 |               | vss             |             | GND      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| P21                                                                                                                                                                                                                                                              | vssa_adc      | vssa_adc        |             | GND      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| B14                                                                                                                                                                                                                                                              | vssa_csi      | vssa_csi        |             | GND      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| T19                                                                                                                                                                                                                                                              | vssa_dac      | vssa_dac        |             | GND      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| D21                                                                                                                                                                                                                                                              | vssa_osc0     | vssa_osc0       |             | GND      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| C22                                                                                                                                                                                                                                                              | vssa_osc1     | vssa_osc1       |             | GND      |                            |                                 |                                      |                             |            |          |                     |                              |           |
| E22                                                                                                                                                                                                                                                              | xi_osc0       | xi_osc0         | 0           | I        |                            |                                 | 0                                    | 1.8                         | vdda_osc   | Yes      | LVCMOS<br>Alog      | PD                           |           |
| B21                                                                                                                                                                                                                                                              | xi_osc1       | xi_osc1         | 0           | I        |                            |                                 | 0                                    | 1.8                         | vdda_osc   | Yes      | LVCMOS<br>Alog      | PD                           |           |
| D22                                                                                                                                                                                                                                                              | xo_osc0       | xo_osc0         | 0           | 0        |                            |                                 | 0                                    | 1.8                         | vdda_osc   | Yes      | LVCMOS<br>Alog      | PD                           |           |
| C21                                                                                                                                                                                                                                                              | xo_osc1       | xo_osc1         | 0           | A        |                            |                                 | 0                                    | 1.8                         | vdda_osc   | Yes      | LVCMOS<br>Alog      | PD                           |           |
| M1                                                                                                                                                                                                                                                               | xref_clk0     | xref_clk0       | 0           | I        | PD                         | PD                              | 15                                   | 1.8/3.3                     | vddshv1    | Yes      | Dual Voltage        | PU/PD                        |           |
|                                                                                                                                                                                                                                                                  |               | clkout0         | 1           | 0        |                            |                                 |                                      |                             |            |          | LVCMOS              |                              |           |
|                                                                                                                                                                                                                                                                  |               | spi3_cs0        | 4           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                                                                                                                                                                                                                                                                  |               | spi2_cs1        | 5           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                                                                                                                                                                                                                                                                  |               | spi1_cs0        | 6           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                                                                                                                                                                                                                                                                  |               | spi1_cs1        | 7           | Ю        |                            |                                 |                                      |                             |            |          |                     |                              | 1         |
|                                                                                                                                                                                                                                                                  |               | gpio3_31        | 14          | Ю        |                            |                                 |                                      |                             |            |          |                     |                              |           |
|                                                                                                                                                                                                                                                                  |               | Driver off      | 15          | I        |                            |                                 |                                      |                             |            |          |                     |                              |           |

- (1) NA in this table stands for Not Applicable.
- (2) For more information on recommended operating conditions, see , Recommended Operating Conditions.
- (3) The pullup or pulldown block strength is equal to: minimum = 50 µA, typical = 100 µA, maximum = 250 µA.
- (4) The output impedance settings of this IO cell are programmable; by default, the value is DS[1:0] = 10, this means 40 Ω. For more information on DS[1:0] register configuration, see the Device TRM.
- (5) In PUx / PDy, x and y = 60 to 300  $\mu$ A. The output impedance settings (or drive strengths) of this IO are programmable (60  $\Omega$ , 80  $\Omega$ , 120  $\Omega$ ) depending on the values of the I[2:0] registers.

## 4.3 Signal Descriptions

Many signals are available on multiple pins, according to the software configuration of the pin multiplexing options.

1. **SIGNAL NAME:** The name of the signal passing through the pin.

#### **NOTE**

The subsystem multiplexing signals are not described in Table 4-1 and Table 4-28.

- 2. **DESCRIPTION:** Description of the signal
- 3. **TYPE:** Signal direction and type:
  - I = Input
  - O = Output
  - IO = Input or output
  - D = Open Drain
  - DS = Differential
  - -A = Analog
  - PWR = Power
  - GND = Ground
- 4. BALL: Associated ball(s) bottom

#### **NOTE**

For more information, see the Control Module / Control Module Register Manual section of the Device TRM.

#### 4.3.1 VIP

#### NOTE

For more information, see the Video Input Port (VIP) section of the Device TRM.

#### **CAUTION**

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are only valid for VIN1 and VIN2 if signals within a single IOSET are used. The IOSETs are defined in Table 5-29 and Table 5-30.

### **Table 4-2. VIP Signal Descriptions**

| SIGNAL NAME   | DESCRIPTION | TYPE | BALL |
|---------------|-------------|------|------|
| Video Input 1 |             |      |      |



# Table 4-2. VIP Signal Descriptions (continued)

| SIGNAL NAME  | DESCRIPTION                                                                                                                            | TYPE | BALL      |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-----------|
| vin1a_clk0   | Video Input 1 Port A Clock input. Input clock for 8-bit 16-bit or 24-bit Port A video capture. Input data is sampled on the CLK0 edge. | I    | F22       |
| vin1a_d0     | Video Input 1 Port A Data input                                                                                                        | I    | G18       |
| vin1a_d1     | Video Input 1 Port A Data input                                                                                                        | I    | G21       |
| vin1a_d2     | Video Input 1 Port A Data input                                                                                                        | I    | G22       |
| vin1a_d3     | Video Input 1 Port A Data input                                                                                                        | I    | H18       |
| vin1a_d4     | Video Input 1 Port A Data input                                                                                                        | 1    | H20       |
| vin1a_d5     | Video Input 1 Port A Data input                                                                                                        | I    | H19       |
| vin1a_d6     | Video Input 1 Port A Data input                                                                                                        | I    | H22       |
| vin1a_d7     | Video Input 1 Port A Data input                                                                                                        | I    | H21       |
| vin1a_d8     | Video Input 1 Port A Data input                                                                                                        | 1    | J17       |
| vin1a_d9     | Video Input 1 Port A Data input                                                                                                        | I    | K22       |
| vin1a_d10    | Video Input 1 Port A Data input                                                                                                        | I    | K21       |
| vin1a_d11    | Video Input 1 Port A Data input                                                                                                        | I    | K18       |
| vin1a_d12    | Video Input 1 Port A Data input                                                                                                        | 1    | AB17, K17 |
| vin1a_d13    | Video Input 1 Port A Data input                                                                                                        | I    | K19, U17  |
| vin1a_d14    | Video Input 1 Port A Data input                                                                                                        | I    | K20, W17  |
| vin1a_d15    | Video Input 1 Port A Data input                                                                                                        | I    | AA17, L21 |
| vin1a_de0    | Video Input 1 Port A Field ID input                                                                                                    | I    | F19, F21  |
| vin1a_fld0   | Video Input 1 Port A Field ID input                                                                                                    | I    | F20       |
| vin1a_hsync0 | Video Input 1 Port A Horizontal Sync input                                                                                             | 1    | F19       |
| vin1a_vsync0 | Video Input 1 Port A Vertical Sync input                                                                                               | I    | G19       |
| vin1b_clk1   | Video Input 1 Port B Clock input                                                                                                       | I    | F21       |
| vin1b_d0     | Video Input 1 Port B Data input                                                                                                        | I    | J17       |
| vin1b_d1     | Video Input 1 Port B Data input                                                                                                        | 1    | K22       |
| vin1b_d2     | Video Input 1 Port B Data input                                                                                                        | I    | K21       |
| vin1b_d3     | Video Input 1 Port B Data input                                                                                                        | I    | K18       |
| vin1b_d4     | Video Input 1 Port B Data input                                                                                                        | I    | K17       |
| vin1b_d5     | Video Input 1 Port B Data input                                                                                                        | I    | K19       |
| vin1b_d6     | Video Input 1 Port B Data input                                                                                                        | 1    | K20       |
| vin1b_d7     | Video Input 1 Port B Data input                                                                                                        | 1    | L21       |
| vin1b_de1    | Video Input 1 Port B Field ID input                                                                                                    | I    | W7        |
| vin1b_hsync1 | Video Input 1 Port B Horizontal Sync input                                                                                             | 1    | W7        |
| vin1b_vsync1 | Video Input 1 Port B Vertical Sync input                                                                                               | 1    | W6        |

# Table 4-2. VIP Signal Descriptions (continued)

| SIGNAL NAME   | DESCRIPTION                                | TYPE | BALL                |
|---------------|--------------------------------------------|------|---------------------|
| /ideo Input 2 |                                            |      |                     |
| vin2a_clk0    | Video Input 2 Port A Clock input           | I    | AB17, L22, W15      |
| vin2a_d0      | Video Input 2 Port A Data input            | I    | AA14                |
| vin2a_d1      | Video Input 2 Port A Data input            | I    | AB14                |
| vin2a_d2      | Video Input 2 Port A Data input            | I    | U13                 |
| vin2a_d3      | Video Input 2 Port A Data input            | I    | V13                 |
| vin2a_d4      | Video Input 2 Port A Data input            | I    | Y13                 |
| vin2a_d5      | Video Input 2 Port A Data input            | I    | W13                 |
| vin2a_d6      | Video Input 2 Port A Data input            | I    | U11                 |
| vin2a_d7      | Video Input 2 Port A Data input            | I    | V11                 |
| vin2a_d8      | Video Input 2 Port A Data input            | I    | U9                  |
| vin2a_d9      | Video Input 2 Port A Data input            | I    | W11                 |
| vin2a_d10     | Video Input 2 Port A Data input            | I    | V9                  |
| vin2a_d11     | Video Input 2 Port A Data input            | I    | W9                  |
| vin2a_d12     | Video Input 2 Port A Data input            | I    | U8                  |
| vin2a_d13     | Video Input 2 Port A Data input            | I    | W8                  |
| vin2a_d14     | Video Input 2 Port A Data input            | I    | U7                  |
| vin2a_d15     | Video Input 2 Port A Data input            | I    | V7                  |
| vin2a_de0     | Video Input 2 Port A Field ID input        | I    | AA15, AA17, M17, W7 |
| vin2a_fld0    | Video Input 2 Port A Field ID input        | I    | AB15, M18, U16      |
| vin2a_hsync0  | Video Input 2 Port A Horizontal Sync input | I    | F14, F15, W7        |
| vin2a_vsync0  | Video Input 2 Port A Vertical Sync input   | I    | C14, F16, W6        |
| vin2b_clk1    | Video Input 2 Port B Clock input           | I    | F20                 |
| vin2b_d0      | Video Input 2 Port B Data input            | I    | U9                  |
| vin2b_d1      | Video Input 2 Port B Data input            | I    | W11                 |
| vin2b_d2      | Video Input 2 Port B Data input            | I    | V9                  |
| vin2b_d3      | Video Input 2 Port B Data input            | I    | W9                  |
| vin2b_d4      | Video Input 2 Port B Data input            | I    | U8                  |
| vin2b_d5      | Video Input 2 Port B Data input            | I    | W8                  |
| vin2b_d6      | Video Input 2 Port B Data input            | I    | U7                  |
| vin2b_d7      | Video Input 2 Port B Data input            | I    | V7                  |
| vin2b_de1     | Video Input 2 Port B Field ID input        | I    | M17                 |
| vin2b_hsync1  | Video Input 2 Port B Horizontal Sync input | I    | M17                 |



# **Table 4-2. VIP Signal Descriptions (continued)**

| SIGNAL NAME  | DESCRIPTION                              | TYPE | BALL |
|--------------|------------------------------------------|------|------|
| vin2b_vsync1 | Video Input 2 Port B Vertical Sync input | I    | M18  |



### 4.3.2 DSS

**Table 4-3. DSS Signal Descriptions** 

| SIGNAL NAME      | DESCRIPTION                                                                             | TYPE | BALL |
|------------------|-----------------------------------------------------------------------------------------|------|------|
| DPI Video Output | 1                                                                                       | ·    |      |
| vout1_clk        | Video Output 1 Clock output                                                             | 0    | AB17 |
| vout1_d0         | Video Output 1 Data output                                                              | 0    | W16  |
| vout1_d1         | Video Output 1 Data output                                                              | 0    | V16  |
| vout1_d2         | Video Output 1 Data output                                                              | 0    | U15  |
| vout1_d3         | Video Output 1 Data output                                                              | 0    | V15  |
| vout1_d4         | Video Output 1 Data output                                                              | 0    | Y15  |
| vout1_d5         | Video Output 1 Data output                                                              | 0    | W15  |
| vout1_d6         | Video Output 1 Data output                                                              | 0    | AA15 |
| vout1_d7         | Video Output 1 Data output                                                              | 0    | AB15 |
| vout1_d8         | Video Output 1 Data output                                                              | 0    | AA14 |
| vout1_d9         | Video Output 1 Data output                                                              | 0    | AB14 |
| vout1_d10        | Video Output 1 Data output                                                              | 0    | U13  |
| vout1_d11        | Video Output 1 Data output                                                              | 0    | V13  |
| vout1_d12        | Video Output 1 Data output                                                              | 0    | Y13  |
| vout1_d13        | Video Output 1 Data output                                                              | 0    | W13  |
| vout1_d14        | Video Output 1 Data output                                                              | 0    | U11  |
| vout1_d15        | Video Output 1 Data output                                                              | 0    | V11  |
| vout1_d16        | Video Output 1 Data output                                                              | 0    | U9   |
| vout1_d17        | Video Output 1 Data output                                                              | 0    | W11  |
| vout1_d18        | Video Output 1 Data output                                                              | 0    | V9   |
| vout1_d19        | Video Output 1 Data output                                                              | 0    | W9   |
| vout1_d20        | Video Output 1 Data output                                                              | 0    | U8   |
| vout1_d21        | Video Output 1 Data output                                                              | 0    | W8   |
| vout1_d22        | Video Output 1 Data output                                                              | 0    | U7   |
| vout1_d23        | Video Output 1 Data output                                                              | 0    | V7   |
| vout1_de         | Video Output 1 Data Enable output                                                       | 0    | U17  |
| vout1_fld        | Video Output 1 Field ID output.This signal is not used for embedded sync modes.         | 0    | W17  |
| vout1_hsync      | Video Output 1 Horizontal Sync output. This signal is not used for embedded sync modes. | 0    | AA17 |
| vout1_vsync      | Video Output 1 Vertical Sync output. This signal is not used for embedded sync modes.   | 0    | U16  |

### 4.3.3 SD DAC

## NOTE

For more information, see the Video Encoder / Video Encoder Overview of the Device TRM.

## Table 4-4. CVIDEO SD\_DAC Signal Descriptions

| SIGNAL NAME  | DESCRIPTION                                     | TYPE | BALL |
|--------------|-------------------------------------------------|------|------|
| cvideo_tvout | SD_DAC TV analog composite output               | Α    | T17  |
| cvideo_vfb   | SD_DAC input feedback thru resistor to out      | Α    | P17  |
| cvideo_rset  | SD_DAC input reference current resistor setting | Α    | T18  |



### 4.3.4 ADC

#### **NOTE**

For more information, see the ADC / ADC Overview of the Device TRM.

### **Table 4-5. ADC Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                    | TYPE | BALL |
|-------------|--------------------------------|------|------|
| adc_in0     | ADC analog channel input 0     | Α    | M19  |
| adc_in1     | ADC analog channel input 1     | Α    | M20  |
| adc_in2     | ADC analog channel input 2     | Α    | M21  |
| adc_in3     | ADC analog channel input 3     | Α    | M22  |
| adc_in4     | ADC analog channel input 4     | Α    | N22  |
| adc_in5     | ADC analog channel input 5     | Α    | N21  |
| adc_in6     | ADC analog channel input 6     | Α    | P19  |
| adc_in7     | ADC analog channel input 7     | Α    | P18  |
| adc_vrefp   | ADC positive reference voltage | Α    | P20  |

### 4.3.5 Camera Control

#### **NOTE**

For more information, see the Imaging Subsystem (ISS) section of the Device TRM.

### **Table 4-6. Camera Control Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                       | TYPE | BALL              |
|-------------|-----------------------------------|------|-------------------|
| cam_strobe  | Camera flash activation trigger   | 0    | A6, B18, C16, M17 |
| cam_shutter | Camera mechanical shutter control | 0    | C6, C18, C17, M18 |
| cam_nreset  | Camera sensor reset               | Ю    | W6                |

### 4.3.6 CPI

### **Table 4-7. CPI Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                      | TYPE | BALL |
|-------------|----------------------------------|------|------|
| cpi_pclk    | Camera pixel clock               | I    | F22  |
| cpi_hsync   | Camera horizontal synchonization | Ю    | F21  |
| cpi_vsync   | Camera vertical synchonization   | Ю    | F20  |
| cpi_data0   | Camera parallel data 0           | I    | F19  |
| cpi_data1   | Camera parallel data 1           | I    | G19  |
| cpi_data2   | Camera parallel data 2           | ı    | G18  |
| cpi_data3   | Camera parallel data 3           | ı    | G21  |
| cpi_data4   | Camera parallel data 4           | ı    | G22  |
| cpi_data5   | Camera parallel data 5           | I    | H18  |
| cpi_data6   | Camera parallel data 6           | I    | H20  |
| cpi_data7   | Camera parallel data 7           | ı    | H19  |
| cpi_data8   | Camera parallel data 8           | ı    | H22  |
| cpi_data9   | Camera parallel data 9           | ı    | H21  |
| cpi_data10  | Camera parallel data 10          | I    | J17  |
| cpi_data11  | Camera parallel data 11          | I    | K22  |
| cpi_data12  | Camera parallel data 12          | I    | K21  |



# Table 4-7. CPI Signal Descriptions (continued)

| SIGNAL NAME | DESCRIPTION                                                          | TYPE | BALL |
|-------------|----------------------------------------------------------------------|------|------|
| cpi_data13  | Camera parallel data 13                                              | 1    | K18  |
| cpi_data14  | Camera parallel data 14                                              | 1    | K17  |
| cpi_data15  | Camera parallel data 15                                              | 1    | L21  |
| cpi_wen     | Camera parallel external write enable                                | 1    | K19  |
| cpi_fid     | Camera parallel field identification for interlaced sensors (i mode) | Ю    | K20  |



#### 4.3.7 CSI2

#### **NOTE**

For more information, see the Imaging Subsystem of the Device TRM.

#### **CAUTION**

The IO timings provided in Section 5.9 *Timing Requirements and Switching Characteristics* are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-32.

### Table 4-8. CSI 2 Signal Descriptions

| SIGNAL NAME | DESCRIPTION                                                            | TYPE | BALL |
|-------------|------------------------------------------------------------------------|------|------|
| csi2_0_dx0  | Serial Differential data/clock positive input - lane 0 (position 1)    | I    | A11  |
| csi2_0_dy0  | Serial Differential data/clock negative input - lane 0 (position 1)    | I    | B11  |
| csi2_0_dx1  | Serial Differential data/clock positive input - lane 1 (position 2)    | I    | A12  |
| csi2_0_dy1  | Serial Differential data/clock negative input - lane 1 (position 2)    | I    | B12  |
| csi2_0_dx2  | Serial Differential data/clock positive input - lane 2 (position 3)    | I    | A13  |
| csi2_0_dy2  | Serial Differential data/clock negative input - lane 2 (position 3)    | I    | B13  |
| csi2_0_dx3  | Serial Differential data/clock positive input - lane 3 (position 4)    | I    | A15  |
| csi2_0_dy3  | Serial Differential data/clock negative input - lane 3 (position 4)    | I    | B15  |
| csi2_0_dx4  | Serial Differential data positive input only - lane 4 (position 5) (1) | I    | A16  |
| csi2_0_dy4  | Serial Differential data negative input only - lane 4 (position 5) (1) | I    | B16  |

<sup>(1)</sup> Lane 4 (position 5) supports only data. For more information see Imaging Subsystem of the Device TRM.

### 4.3.8 EMIF

#### **NOTE**

For more information, see the Memory Subsystem / EMIF Controller section of the Device TRM.

#### **NOTE**

The index number 1 which is part of the EMIF1 signal prefixes (ddr1\_\*) listed in Table 4-9, EMIF Signal Descriptions, column "SIGNAL NAME" is not to be confused with DDR1 type of SDRAM memories.

# Table 4-9. EMIF Signal Descriptions

| SIGNAL NAME | DESCRIPTION                                                                        | TYPE | BALL |
|-------------|------------------------------------------------------------------------------------|------|------|
| ddr1_cke0   | EMIF1 Clock Enable 0                                                               | 0    | F3   |
| ddr1_nck    | EMIF1 Negative Clock                                                               | 0    | G2   |
| ddr1_odt0   | EMIF1 On-Die Termination for Chip Select 0                                         | 0    | P2   |
| ddr1_rasn   | EMIF1 Row Address Strobe; When LPDDR2 is used this signal functions as to ddr1_ca0 | 0    | F1   |
| ddr1_rst    | EMIF1 Reset output                                                                 | 0    | N1   |
| ddr1_wen    | EMIF1 Write Enable; When LPDDR2 is used this signal functions as ddr1_ca2          | 0    | E3   |
| ddr1_csn0   | EMIF1 Chip Select 0                                                                | 0    | B2   |
| ddr1_ck     | EMIF1 Clock                                                                        | 0    | G1   |



# Table 4-9. EMIF Signal Descriptions (continued)

| SIGNAL NAME  | DESCRIPTION                                                                        | TYPE | BALL |
|--------------|------------------------------------------------------------------------------------|------|------|
| ddr1_casn    | EMIF1 Column Address Strobe; When LPDDR2 is used this signal functions as ddr1_ca1 | 0    | F2   |
| ddr1_ba0     | EMIF1 Bank Address; When LPDDR2 is used this signal functions as ddr1_ca7          | 0    | В3   |
| ddr1_ba1     | EMIF1 Bank Address; When LPDDR2 is used this signal functions as ddr1_ca8          | 0    | A3   |
| ddr1_ba2     | EMIF1 Bank Address; When LPDDR2 is used this signal functions as ddr1_ca9          | 0    | D2   |
| ddr1_a0      | EMIF1 Address Bus                                                                  | 0    | U4   |
| ddr1_a1      | EMIF1 Address Bus; When LPDDR2 is used this signal functions as ddr1_ca5           | 0    | C1   |
| ddr1_a2      | EMIF1 Address Bus; When LPDDR2 is used this signal functions as ddr1_ca6           | 0    | D3   |
| ddr1_a3      | EMIF1 Address Bus                                                                  | 0    | R4   |
| ddr1_a4      | EMIF1 Address Bus                                                                  | 0    | T4   |
| ddr1_a5      | EMIF1 Address Bus                                                                  | 0    | N3   |
| ddr1_a6      | EMIF1 Address Bus                                                                  | 0    | T2   |
| ddr1_a7      | EMIF1 Address Bus                                                                  | 0    | N2   |
| ddr1_a8      | EMIF1 Address Bus                                                                  | 0    | T1   |
| ddr1_a9      | EMIF1 Address Bus                                                                  | 0    | U1   |
| ddr1_a10     | EMIF1 Address Bus; When LPDDR2 is used this signal functions as ddr1_ca4           | 0    | D1   |
| ddr1_a11     | EMIF1 Address Bus                                                                  | 0    | R3   |
| ddr1_a12     | EMIF1 Address Bus                                                                  | 0    | U2   |
| ddr1_a13     | EMIF1 Address Bus; When LPDDR2 is used this signal functions as ddr1_ca3           | 0    | C3   |
| ddr1_a14     | EMIF1 Address Bus                                                                  | 0    | R2   |
| ddr1_a15     | EMIF1 Address Bus                                                                  | 0    | V1   |
| ddr1_d0      | EMIF1 Data Bus                                                                     | Ю    | AA6  |
| ddr1_d1      | EMIF1 Data Bus                                                                     | Ю    | AA8  |
| ddr1_d2      | EMIF1 Data Bus                                                                     | Ю    | Y8   |
| ddr1_d3      | EMIF1 Data Bus                                                                     | Ю    | AA7  |
| ddr1_d4      | EMIF1 Data Bus                                                                     | IO   | AB4  |
| ddr1_d5      | EMIF1 Data Bus                                                                     | Ю    | Y5   |
| ddr1_d6      | EMIF1 Data Bus                                                                     | Ю    | AA4  |
| ddr1_d7      | EMIF1 Data Bus                                                                     | Ю    | Y6   |
| ddr1_d8      | EMIF1 Data Bus                                                                     | Ю    | AA18 |
| ddr1_d9      | EMIF1 Data Bus                                                                     | IO   | Y21  |
| ddr1_d10     | EMIF1 Data Bus                                                                     | IO   | AA21 |
| ddr1_d11     | EMIF1 Data Bus                                                                     | IO   | Y22  |
| ddr1_d12     | EMIF1 Data Bus                                                                     | Ю    | AA19 |
| ddr1_d13     | EMIF1 Data Bus                                                                     | Ю    | AB20 |
| ddr1_d14     | EMIF1 Data Bus                                                                     | Ю    | Y17  |
| <br>ddr1_d15 | EMIF1 Data Bus                                                                     | Ю    | AB18 |
| ddr1_d16     | EMIF1 Data Bus                                                                     | Ю    | AA3  |
| ddr1_d17     | EMIF1 Data Bus                                                                     | Ю    | AA2  |
| ddr1_d18     | EMIF1 Data Bus                                                                     | Ю    | Y3   |
| ddr1_d19     | EMIF1 Data Bus                                                                     | Ю    | V2   |
| ddr1_d20     | EMIF1 Data Bus                                                                     | Ю    | U3   |
| ddr1_d21     | EMIF1 Data Bus                                                                     | Ю    | V3   |
| ddr1_d22     | EMIF1 Data Bus                                                                     | Ю    | Y2   |
| <br>ddr1_d23 | EMIF1 Data Bus                                                                     | Ю    | Y1   |
| <br>ddr1_d24 | EMIF1 Data Bus                                                                     | IO   | U21  |
| ddr1_d25     | EMIF1 Data Bus                                                                     | IO   | T20  |
| ddr1_d26     | EMIF1 Data Bus                                                                     | IO   | R21  |



### **Table 4-9. EMIF Signal Descriptions (continued)**

| SIGNAL NAME   | DESCRIPTION                                                                                                                                  | TYPE | BALL |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| ddr1_d27      | EMIF1 Data Bus                                                                                                                               | Ю    | U20  |
| ddr1_d28      | EMIF1 Data Bus                                                                                                                               | Ю    | R22  |
| ddr1_d29      | EMIF1 Data Bus                                                                                                                               | Ю    | V20  |
| ddr1_d30      | EMIF1 Data Bus                                                                                                                               | Ю    | W22  |
| ddr1_d31      | EMIF1 Data Bus                                                                                                                               | Ю    | U22  |
| ddr1_ecc_d0   | EMIF1 ECC Data Bus                                                                                                                           | Ю    | Y11  |
| ddr1_ecc_d1   | EMIF1 ECC Data Bus                                                                                                                           | Ю    | AA12 |
| ddr1_ecc_d2   | EMIF1 ECC Data Bus                                                                                                                           | Ю    | AA11 |
| ddr1_ecc_d3   | EMIF1 ECC Data Bus                                                                                                                           | Ю    | Y9   |
| ddr1_ecc_d4   | EMIF1 ECC Data Bus                                                                                                                           | IO   | AA13 |
| ddr1_ecc_d5   | EMIF1 ECC Data Bus                                                                                                                           | IO   | AB11 |
| ddr1_ecc_d6   | EMIF1 ECC Data Bus                                                                                                                           | Ю    | AA9  |
| ddr1_ecc_d7   | EMIF1 ECC Data Bus                                                                                                                           | Ю    | AB9  |
| ddr1_dqm0     | EMIF1 Data Mask                                                                                                                              | Ю    | AB8  |
| ddr1_dqm1     | EMIF1 Data Mask                                                                                                                              | Ю    | Y18  |
| ddr1_dqm2     | EMIF1 Data Mask                                                                                                                              | Ю    | AB3  |
| ddr1_dqm3     | EMIF1 Data Mask                                                                                                                              | IO   | W21  |
| ddr1_dqm_ecc  | EMIF1 ECC Data Mask                                                                                                                          | IO   | AB13 |
| ddr1_dqs0     | Data strobe 0 input/output for byte 0 of the 32-bit data bus. This signal is output to the EMIF1 memory when writing and input when reading. | Ю    | AA5  |
| ddr1_dqs1     | Data strobe 1 input/output for byte 1 of the 32-bit data bus. This signal is output to the EMIF1 memory when writing and input when reading. | Ю    | AA20 |
| ddr1_dqs2     | Data strobe 2 input/output for byte 2 of the 32-bit data bus. This signal is output to the EMIF1 memory when writing and input when reading. | Ю    | W1   |
| ddr1_dqs3     | Data strobe 3 input/output for byte 3 of the 32-bit data bus. This signal is output to the EMIF1 memory when writing and input when reading. | Ю    | T21  |
| ddr1_dqsn0    | Data strobe 0 invert                                                                                                                         | Ю    | AB5  |
| ddr1_dqsn1    | Data strobe 1 invert                                                                                                                         | Ю    | Y20  |
| ddr1_dqsn2    | Data strobe 2 invert                                                                                                                         | Ю    | W2   |
| ddr1_dqsn3    | Data strobe 3 invert                                                                                                                         | Ю    | T22  |
| ddr1_dqsn_ecc | EMIF1 ECC Complementary Data strobe                                                                                                          | Ю    | AB10 |
| ddr1_dqs_ecc  | EMIF1 ECC Data strobe input/output. This signal is output to the EMIF1 memory when writing and input when reading.                           | Ю    | AA10 |

### 4.3.9 GPMC

### **NOTE**

For more information, see the Memory Subsystem / General-Purpose Memory Controller section of the Device TRM.

## **Table 4-10. GPMC Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                                                                               | TYPE | BALL |
|-------------|-------------------------------------------------------------------------------------------|------|------|
| gpmc_ad0    | GPMC Data 0 in A/D nonmultiplexed mode and additionally Address 1 in A/D multiplexed mode | Ю    | E8   |
| gpmc_ad1    | GPMC Data 1 in A/D nonmultiplexed mode and additionally Address 2 in A/D multiplexed mode | Ю    | A7   |
| gpmc_ad2    | GPMC Data 2 in A/D nonmultiplexed mode and additionally Address 3 in A/D multiplexed mode | Ю    | F8   |
| gpmc_ad3    | GPMC Data 3 in A/D nonmultiplexed mode and additionally Address 4 in A/D multiplexed mode | Ю    | B7   |



# Table 4-10. GPMC Signal Descriptions (continued)

| SIGNAL NAME | DESCRIPTION                                                                                 | TYPE | BALL              |
|-------------|---------------------------------------------------------------------------------------------|------|-------------------|
| gpmc_ad4    | GPMC Data 4 in A/D nonmultiplexed mode and additionally Address 5 in A/D multiplexed mode   | Ю    | A6                |
| gpmc_ad5    | GPMC Data 5 in A/D nonmultiplexed mode and additionally Address 6 in A/D multiplexed mode   | Ю    | F7                |
| gpmc_ad6    | GPMC Data 6 in A/D nonmultiplexed mode and additionally Address 7 in A/D multiplexed mode   | Ю    | E7                |
| gpmc_ad7    | GPMC Data 7 in A/D nonmultiplexed mode and additionally Address 8 in A/D multiplexed mode   | Ю    | C6                |
| gpmc_ad8    | GPMC Data 8 in A/D nonmultiplexed mode and additionally Address 9 in A/D multiplexed mode   | Ю    | B6                |
| gpmc_ad9    | GPMC Data 9 in A/D nonmultiplexed mode and additionally Address 10 in A/D multiplexed mode  | Ю    | A5                |
| gpmc_ad10   | GPMC Data 10 in A/D nonmultiplexed mode and additionally Address 11 in A/D multiplexed mode | Ю    | D6                |
| gpmc_ad11   | GPMC Data 11 in A/D nonmultiplexed mode and additionally Address 12 in A/D multiplexed mode | Ю    | C5                |
| gpmc_ad12   | GPMC Data 12 in A/D nonmultiplexed mode and additionally Address 13 in A/D multiplexed mode | Ю    | B5                |
| gpmc_ad13   | GPMC Data 13 in A/D nonmultiplexed mode and additionally Address 14 in A/D multiplexed mode | Ю    | D7                |
| gpmc_ad14   | GPMC Data 14 in A/D nonmultiplexed mode and additionally Address 15 in A/D multiplexed mode | Ю    | B4                |
| gpmc_ad15   | GPMC Data 15 in A/D nonmultiplexed mode and additionally Address 16 in A/D multiplexed mode | Ю    | A4                |
| gpmc_a0     | GPMC Address 0. Only used to effectively address 8-bit data nonmultiplexed memories         | 0    | U9                |
| gpmc_a1     | GPMC address 1 in A/D nonmultiplexed mode and Address 17 in A/D multiplexed mode            | 0    | W11               |
| gpmc_a2     | GPMC address 2 in A/D nonmultiplexed mode and Address 18 in A/D multiplexed mode            | 0    | V9                |
| gpmc_a3     | GPMC address 3 in A/D nonmultiplexed mode and Address 19 in A/D multiplexed mode            | 0    | W9                |
| gpmc_a4     | GPMC address 4 in A/D nonmultiplexed mode and Address 20 in A/D multiplexed mode            | 0    | U8                |
| gpmc_a5     | GPMC address 5 in A/D nonmultiplexed mode and Address 21 in A/D multiplexed mode            | 0    | W8                |
| gpmc_a6     | GPMC address 6 in A/D nonmultiplexed mode and Address 22 in A/D multiplexed mode            | 0    | U7                |
| gpmc_a7     | GPMC address 7 in A/D nonmultiplexed mode and Address 23 in A/D multiplexed mode            | 0    | V7                |
| gpmc_a8     | GPMC address 8 in A/D nonmultiplexed mode and Address 24 in A/D multiplexed mode            | 0    | J17               |
| gpmc_a9     | GPMC address 9 in A/D nonmultiplexed mode and Address 25 in A/D multiplexed mode            | 0    | K22               |
| gpmc_a10    | GPMC address 10 in A/D nonmultiplexed mode and Address 26 in A/D multiplexed mode           | 0    | K21               |
| gpmc_a11    | GPMC address 11 in A/D nonmultiplexed mode and unused in A/D multiplexed mode               | 0    | K18               |
| gpmc_a12    | GPMC address 12 in A/D nonmultiplexed mode and unused in A/D multiplexed mode               | 0    | D14, F13, F14, K1 |
| gpmc_a13    | GPMC address 13 in A/D nonmultiplexed mode and unused in A/D multiplexed mode               | 0    | C14, D15, E14, K1 |
| gpmc_a14    | GPMC address 14 in A/D nonmultiplexed mode and unused in A/D multiplexed mode               | 0    | K20               |
| gpmc_a15    | GPMC address 15 in A/D nonmultiplexed mode and unused in A/D multiplexed mode               | 0    | L21               |



Table 4-10. GPMC Signal Descriptions (continued)

| SIGNAL NAME             | DESCRIPTION                                                                       | TYPE | BALL               |
|-------------------------|-----------------------------------------------------------------------------------|------|--------------------|
| gpmc_a16                | GPMC address 16 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | F14                |
| gpmc_a17                | GPMC address 17 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | C14                |
| gpmc_a18                | GPMC address 18 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | F15                |
| gpmc_a19                | GPMC address 19 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | F16                |
| gpmc_a20                | GPMC address 20 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | AA14               |
| gpmc_a21                | GPMC address 21 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | AB14               |
| gpmc_a22                | GPMC address 22 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | U13                |
| gpmc_a23                | GPMC address 23 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | V13                |
| gpmc_a24                | GPMC address 24 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | Y13                |
| gpmc_a25                | GPMC address 25 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | W13                |
| gpmc_a26                | GPMC address 26 in A/D nonmultiplexed mode and unused in A/D multiplexed mode     | 0    | U11                |
| gpmc_a27                | GPMC address 27 in A/D nonmultiplexed mode and Address 27 in A/D multiplexed mode | 0    | V11                |
| gpmc_cs0                | GPMC Chip Select 0 (active low)                                                   | 0    | C10                |
| gpmc_cs1                | GPMC Chip Select 1 (active low)                                                   | 0    | E10                |
| gpmc_cs2                | GPMC Chip Select 2 (active low)                                                   | 0    | D10                |
| gpmc_cs3                | GPMC Chip Select 3 (active low)                                                   | 0    | A9                 |
| gpmc_cs4                | GPMC Chip Select 4 (active low)                                                   | 0    | B9                 |
| gpmc_cs5                | GPMC Chip Select 5 (active low)                                                   | 0    | F10                |
| gpmc_cs6                | GPMC Chip Select 6 (active low)                                                   | 0    | C8                 |
| gpmc_cs7                | GPMC Chip Select 7 (active low)                                                   | 0    | W6                 |
| gpmc_clk <sup>(1)</sup> | GPMC Clock output                                                                 | Ю    | C12, D14, F14, F15 |
| gpmc_advn_ale           | GPMC address valid active low or address latch enable                             | 0    | F12                |
| gpmc_oen_ren            | GPMC output enable active low or read enable                                      | 0    | A10                |
| gpmc_wen                | GPMC write enable active low                                                      | 0    | B10                |
| gpmc_ben0               | GPMC lower-byte enable active low                                                 | 0    | D12                |
| gpmc_ben1               | GPMC upper-byte enable active low                                                 | 0    | E12                |
| gpmc_wait0              | GPMC external indication of wait 0                                                | I    | D8                 |
| gpmc_wait1              | GPMC external indication of wait 1                                                | I    | W7                 |

<sup>(1)</sup> The gpio6\_16.clkout0 signal can be used as an "always-on" alternative to gpmc\_clk provided that the external device can support the associated timing. See Table 5-34, GPMC/NOR Flash Interface Switching Characteristics - Synchronous Mode - 1 Load and Table 5-36, GPMC/NOR Flash Interface Switching Characteristics - Synchronous Mode - 5 Loads for timing information.

### 4.3.10 Timers



For more information, see the Timers section of the Device TRM.



### **Table 4-11. Timers Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                    | TYPE | BALL        |
|-------------|--------------------------------|------|-------------|
| timer1      | PWM output/event trigger input | Ю    | D14, R7     |
| timer2      | PWM output/event trigger input | Ю    | D15, D6     |
| timer3      | PWM output/event trigger input | Ю    | C5, F14, L1 |
| timer4      | PWM output/event trigger input | Ю    | C14, C6, L2 |
| timer5      | PWM output/event trigger input | Ю    | E7, N4      |
| timer6      | PWM output/event trigger input | Ю    | F7, R5      |
| timer7      | PWM output/event trigger input | Ю    | B6, F15     |
| timer8      | PWM output/event trigger input | Ю    | F16         |

### 4.3.11 PC

#### **NOTE**

For more information, see the Serial Communication Interface / Multimaster I2C Controller / I2C Environment / I2C Pins for Typical Connections in I2C Mode section of the Device TRM.

### Table 4-12. I<sup>2</sup>C Signal Descriptions

| SIGNAL NAME           | DESCRIPTION                               | TYPE | BALL |  |
|-----------------------|-------------------------------------------|------|------|--|
| Inter-Integrated Circ | uit Interface (I2C1)                      |      |      |  |
| i2c1_scl              | I2C1 Clock                                | IOD  | L3   |  |
| i2c1_sda              | I2C1 Data                                 | IOD  | L4   |  |
| Inter-Integrated Circ | Inter-Integrated Circuit Interface (I2C2) |      |      |  |
| i2c2_scl              | I2C2 Clock                                | IOD  | L6   |  |
| i2c2_sda              | I2C2 Data                                 | IOD  | L5   |  |

### 4.3.12 UART

#### **NOTE**

For more information see the Serial Communication Interface UART section of the Device TRM.

### **CAUTION**

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-45.

### Table 4-13. UART Signal Descriptions

| SIGNAL NAME         | DESCRIPTION                      | TYPE | BALL |
|---------------------|----------------------------------|------|------|
| Universal Asynchron | ous Receiver/Transmitter (UART1) |      |      |
| uart1_ctsn          | UART1 clear to send active low   | I    | F14  |
| uart1_rtsn          | UART1 request to send active low | 0    | C14  |
| uart1_rxd           | UART1 Receive Data               | I    | F13  |
| uart1_txd           | UART1 Transmit Data              | 0    | E14  |
| Universal Asynchron | ous Receiver/Transmitter (UART2) |      |      |
| uart2_ctsn          | UART2 clear to send active low   | I    | F15  |
| uart2_rtsn          | UART2 request to send active low | 0    | F16  |



### Table 4-13. UART Signal Descriptions (continued)

| SIGNAL NAME                                         | DESCRIPTION                      | TYPE | BALL            |  |
|-----------------------------------------------------|----------------------------------|------|-----------------|--|
| uart2_rxd                                           | UART2 Receive Data               | 1    | D14, E7         |  |
| uart2_txd                                           | UART2 Transmit Data              | 0    | D15, F7         |  |
| Universal Asynchronous Receiver/Transmitter (UART3) |                                  |      |                 |  |
| uart3_ctsn                                          | UART3 clear to send active low   | 1    | N4, U6          |  |
| uart3_rtsn                                          | UART3 request to send active low | 0    | R7, T5          |  |
| uart3_rxd                                           | UART3 Receive Data               | - 1  | F14, L1, M2, W7 |  |
| uart3_txd                                           | UART3 Transmit Data              | 0    | C14, L2, R6, W6 |  |

#### 4.3.13 McSPI

#### **NOTE**

For more information, see the Serial Communication Interface / Multichannel Serial Peripheral Interface (McSPI) section of the Device TRM.

### **CAUTION**

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are applicable for all combinations of signals for SPI2 and SPI4. However, the timings are only valid for SPI1 and SPI3 if signals within a single IOSET are used. The IOSETs are defined in Table 5-48.

**Table 4-14. SPI Signal Descriptions** 

| SIGNAL NAME                   | DESCRIPTION                                          | TYPE | BALL        |  |
|-------------------------------|------------------------------------------------------|------|-------------|--|
| Serial Peripheral Interface 1 |                                                      |      |             |  |
| spi1_sclk                     | SPI1 Clock                                           | IO   | M2          |  |
| spi1_d0                       | SPI1 Data. Can be configured as either MISO or MOSI. | IO   | T5          |  |
| spi1_d1                       | SPI1 Data. Can be configured as either MISO or MOSI. | IO   | U6          |  |
| spi1_cs0                      | SPI1 Chip Select                                     | IO   | M1, R6      |  |
| spi1_cs1                      | SPI1 Chip Select                                     | Ю    | M1, R5      |  |
| spi1_cs2                      | SPI1 Chip Select                                     | Ю    | F14, W7     |  |
| spi1_cs3                      | SPI1 Chip Select                                     | IO   | C14, W6     |  |
| Serial Peripheral Inte        | erface 2                                             |      |             |  |
| spi2_sclk                     | SPI2 Clock                                           | IO   | L1          |  |
| spi2_d0                       | SPI2 Data. Can be configured as either MISO or MOSI. | IO   | R7          |  |
| spi2_d1                       | SPI2 Data. Can be configured as either MISO or MOSI. | Ю    | N4          |  |
| spi2_cs0                      | SPI2 Chip Select                                     | IO   | A4, L2      |  |
| spi2_cs1                      | SPI2 Chip Select                                     | IO   | B4, M1      |  |
| Serial Peripheral Inte        | erface 3                                             |      |             |  |
| spi3_sclk                     | SPI3 Clock                                           | Ю    | C6, F15     |  |
| spi3_d0                       | SPI3 Data. Can be configured as either MISO or MOSI. | Ю    | D15, E7     |  |
| spi3_d1                       | SPI3 Data. Can be configured as either MISO or MOSI. | IO   | D14, F7     |  |
| spi3_cs0                      | SPI3 Chip Select                                     | IO   | B6, F16, M1 |  |
| spi3_cs1                      | SPI3 Chip Select                                     | IO   | A5, R5      |  |
| Serial Peripheral Inte        | erface 4                                             |      |             |  |
| spi4_sclk                     | SPI4 Clock                                           | IO   | C16, F14    |  |
| spi4_d0                       | SPI4 Data. Can be configured as either MISO or MOSI. | IO   | B17, E14    |  |



#### Table 4-14. SPI Signal Descriptions (continued)

| SIGNAL NAME | DESCRIPTION                                          | TYPE | BALL     |
|-------------|------------------------------------------------------|------|----------|
| spi4_d1     | SPI4 Data. Can be configured as either MISO or MOSI. | O    | B19, F13 |
| spi4_cs0    | SPI4 Chip Select                                     | O    | C14, C17 |

### 4.3.14 QSPI

#### **NOTE**

For more information see the Serial Communication Interface / Quad Serial Peripheral Interface section of the Device TRM.

### **CAUTION**

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-51.

### Table 4-15. QSPI Signal Descriptions

| SIGNAL NAME | DESCRIPTION                                                                                                                                       | TYPE | BALL             |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|
| qspi1_sclk  | QSPI1 Serial Clock                                                                                                                                | 0    | C8               |
| qspi1_rtclk | QSPI1 Return Clock Input.Must be connected from QSPI1_SCLK on PCB. Refer to PCB Guidelines for QSPI1                                              | I    | B7, C14, D8, F13 |
| qspi1_d0    | QSPI1 Data[0]. This pin is output data for all commands/writes and for dual read and quad read modes it becomes input data pin during read phase. | Ю    | B9               |
| qspi1_d1    | QSPI1 Data[1]. Input read data in all modes.                                                                                                      | Ю    | F10              |
| qspi1_d2    | QSPI1 Data[2]. This pin is used only in quad read mode as input data pin during read phase                                                        | Ю    | A9               |
| qspi1_d3    | QSPI1 Data[3]. This pin is used only in quad read mode as input data pin during read phase                                                        | Ю    | D10              |
| qspi1_cs0   | QSPI1 Chip Select[0]. This pin is used for QSPI1 boot modes.                                                                                      | Ю    | E10              |
| qspi1_cs1   | QSPI1 Chip Select[1]                                                                                                                              | Ю    | F15              |

#### 4.3.15 McASP

#### **NOTE**

For more information, see the Serial Communication Interface / Multichannel Audio Serial Port (McASP) section of the Device TRM.

### **CAUTION**

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-58.

### Table 4-16. McASP Signal Descriptions

| SIGNAL NAME                      | DESCRIPTION                  | TYPE | BALL |  |
|----------------------------------|------------------------------|------|------|--|
| Multichannel Audio Serial Port 1 |                              |      |      |  |
| mcasp1_axr0                      | McASP1 Transmit/Receive Data | Ю    | W16  |  |



**Table 4-16. McASP Signal Descriptions (continued)** 

| SIGNAL NAME        | DESCRIPTION                                 | TYPE | BALL           |
|--------------------|---------------------------------------------|------|----------------|
| mcasp1_axr1        | McASP1 Transmit/Receive Data                | O    | V16            |
| mcasp1_axr2        | McASP1 Transmit/Receive Data                | IO   | U15            |
| mcasp1_axr3        | McASP1 Transmit/Receive Data                | IO   | V15            |
| mcasp1_axr4        | McASP1 Transmit/Receive Data                | IO   | Y15            |
| mcasp1_axr5        | McASP1 Transmit/Receive Data                | IO   | W15            |
| mcasp1_axr6        | McASP1 Transmit/Receive Data                | IO   | AA15           |
| mcasp1_axr7        | McASP1 Transmit/Receive Data                | IO   | AB15           |
| mcasp1_axr8        | McASP1 Transmit/Receive Data                | IO   | AA14, U15, U9  |
| mcasp1_axr9        | McASP1 Transmit/Receive Data                | IO   | AB14, V15, W11 |
| mcasp1_axr10       | McASP1 Transmit/Receive Data                | O    | U13, V9, Y15   |
| mcasp1_axr11       | McASP1 Transmit/Receive Data                | IO   | V13, W15, W9   |
| mcasp1_axr12       | McASP1 Transmit/Receive Data                | IO   | AA15, U8, Y13  |
| mcasp1_axr13       | McASP1 Transmit/Receive Data                | IO   | AB15, W13, W8  |
| mcasp1_axr14       | McASP1 Transmit/Receive Data                | IO   | U11, U7        |
| mcasp1_axr15       | McASP1 Transmit/Receive Data                | IO   | V11, V7        |
| mcasp1_fsx         | McASP1 Transmit Frame Sync                  | IO   | W17            |
| mcasp1_aclkr       | McASP1 Receive Bit Clock                    | IO   | AA17           |
| mcasp1_fsr         | McASP1 Receive Frame Sync                   | IO   | U16            |
| mcasp1_ahclkx      | McASP1 Transmit High-Frequency Master Clock | 0    | U9             |
| mcasp1_aclkx       | McASP1 Transmit Bit Clock                   | IO   | U17            |
| Multichannel Audio | Serial Port 2                               |      |                |
| mcasp2_axr0        | McASP2 Transmit/Receive Data                | 0    | D6, V9         |
| mcasp2_axr1        | McASP2 Transmit/Receive Data                | 0    | C5, W9         |
| mcasp2_axr2        | McASP2 Transmit/Receive Data                | IO   | B5, U8         |
| mcasp2_axr3        | McASP2 Transmit/Receive Data                | IO   | D7, W8         |
| mcasp2_axr4        | McASP2 Transmit/Receive Data                | Ю    | B4, U7         |
| mcasp2_axr5        | McASP2 Transmit/Receive Data                | IO   | A4, V7         |
| mcasp2_fsx         | McASP2 Transmit Frame Sync                  | IO   | E7, V11        |
| mcasp2_aclkr       | McASP2 Receive Bit Clock                    | IO   | B6, W13        |
| mcasp2_fsr         | McASP2 Receive Frame Sync                   | IO   | A5, W11        |
| mcasp2_ahclkx      | McASP2 Transmit High-Frequency Master Clock | 0    | C6, Y13        |
| mcasp2_aclkx       | McASP2 Transmit Bit Clock                   | IO   | F7, U11        |
| Multichannel Audio | Serial Port 3                               |      |                |
| mcasp3_axr0        | McASP3 Transmit/Receive Data                | IO   | G19            |
| mcasp3_axr1        | McASP3 Transmit/Receive Data                | IO   | G18            |
| mcasp3_axr2        | McASP3 Transmit/Receive Data                | IO   | G21            |
| mcasp3_axr3        | McASP3 Transmit/Receive Data                | Ю    | G22            |
| mcasp3_axr4        | McASP3 Transmit/Receive Data                | Ю    | H18            |
| mcasp3_axr5        | McASP3 Transmit/Receive Data                | Ю    | H20            |
| mcasp3_fsx         | McASP3 Transmit Frame Sync                  | 10   | H22            |
| mcasp3_ahclkx      | McASP3 Transmit High-Frequency Master Clock | 0    | H19            |
| mcasp3_aclkx       | McASP3 Transmit Bit Clock                   | Ю    | F22            |
| mcasp3_aclkr       | McASP3 Receive Bit Clock                    | IO   | F20            |
| mcasp3_fsr         | McASP3 Receive Frame Sync                   | Ю    | F19            |

### 4.3.16 DCAN and MCAN

#### **NOTE**

For more information, see the Serial Communication Interface / DCAN section of the Device TRM.

#### **CAUTION**

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-62.

Table 4-17. DCAN and MCAN Signal Descriptions

| SIGNAL NAME | DESCRIPTION             | TYPE | BALL         |
|-------------|-------------------------|------|--------------|
| DCAN 1      |                         |      |              |
| dcan1_rx    | DCAN1 receive data pin  | Ю    | C14, D15, N6 |
| dcan1_tx    | DCAN1 transmit data pin | Ю    | D14, F14, N5 |
| MCAN        |                         |      |              |
| mcan_rx     | MCAN receive data pin   | Ю    | E14, F16, W6 |
| mcan_tx     | MCAN transmit data pin  | Ю    | F13, F15, W7 |

## 4.3.17 GMAC\_SW

#### **NOTE**

For more information, see the Serial Communication Interfaces / Gigabit Ethernet Switch (GMAC\_SW) section of the Device TRM.

**Table 4-18. GMAC Signal Descriptions** 

| SIGNAL NAME  | DESCRIPTION            | TYPE | BALL |
|--------------|------------------------|------|------|
| rgmii0_rxc   | RGMII0 Receive Clock   | I    | B18  |
| rgmii0_rxctl | RGMII0 Receive Control | I    | C18  |
| rgmii0_rxd0  | RGMII0 Receive Data    | I    | A20  |
| rgmii0_rxd1  | RGMII0 Receive Data    | I    | C20  |
| rgmii0_rxd2  | RGMII0 Receive Data    | I    | B20  |
| rgmii0_rxd3  | RGMII0 Receive Data    | I    | A19  |
| rgmii0_txc   | RGMII0 Transmit Clock  | 0    | C16  |
| rgmii0_txctl | RGMII0 Transmit Enable | 0    | C17  |
| rgmii0_txd0  | RGMII0 Transmit Data   | 0    | F17  |
| rgmii0_txd1  | RGMII0 Transmit Data   | 0    | E17  |
| rgmii0_txd2  | RGMII0 Transmit Data   | 0    | D16  |
| rgmii0_txd3  | RGMII0 Transmit Data   | 0    | E16  |
| rgmii1_rxc   | RGMII1 Receive Clock   | I    | D7   |
| rgmii1_rxctl | RGMII1 Receive Control | I    | C10  |
| rgmii1_rxd0  | RGMII1 Receive Data    | I    | F8   |
| rgmii1_rxd1  | RGMII1 Receive Data    | I    | A7   |
| rgmii1_rxd2  | RGMII1 Receive Data    | I    | E8   |
| rgmii1_rxd3  | RGMII1 Receive Data    | I    | D8   |
| rgmii1_txc   | RGMII1 Transmit Clock  | 0    | C12  |



#### Table 4-18. GMAC Signal Descriptions (continued)

| SIGNAL NAME  | DESCRIPTION                  | TYPE | BALL |
|--------------|------------------------------|------|------|
| rgmii1_txctl | RGMII1 Transmit Enable       | 0    | D12  |
| rgmii1_txd0  | RGMII1 Transmit Data         | 0    | B10  |
| rgmii1_txd1  | RGMII1 Transmit Data         | 0    | A10  |
| rgmii1_txd2  | RGMII1 Transmit Data         | 0    | F12  |
| rgmii1_txd3  | RGMII1 Transmit Data         | 0    | E12  |
| mdio_d       | Management Data              | Ю    | B17  |
| mdio_mclk    | Management Data Serial Clock | 0    | B19  |

#### 4.3.18 SDIO Controller

#### **NOTE**

For more information, see the SDIO Controller section of the Device TRM.

### **CAUTION**

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-77.

**Table 4-19. SDIO Controller Signal Descriptions** 

| SIGNAL NAME        | DESCRIPTION     | TYPE | BALL          |
|--------------------|-----------------|------|---------------|
| Multi Media Card 1 |                 |      |               |
| mmc_clk            | MMC1 clock      | IO   | B18, C16, W16 |
| mmc_cmd            | MMC1 command    | IO   | C17, C18, V16 |
| mmc_dat0           | MMC1 data bit 0 | IO   | A19, E16, U15 |
| mmc_dat1           | MMC1 data bit 1 | IO   | B20, D16, V15 |
| mmc_dat2           | MMC1 data bit 2 | IO   | C20, E17, Y15 |
| mmc_dat3           | MMC1 data bit 3 | IO   | A20, F17, W15 |

#### 4.3.19 GPIO

#### NOTE

For more information, see the General-Purpose Interface section of the Device TRM.

### **CAUTION**

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-78.

**Table 4-20. GPIOs Signal Descriptions** 

| SIGNAL NAME | DESCRIPTION                  | TYPE | BALL |
|-------------|------------------------------|------|------|
| GPIO 1      |                              |      |      |
| gpio1_0     | General-Purpose Input/Output | Ю    | C12  |
| gpio1_1     | General-Purpose Input/Output | Ю    | D12  |



# Table 4-20. GPIOs Signal Descriptions (continued)

| SIGNAL NAME | DESCRIPTION                  | TYPE | BALL |
|-------------|------------------------------|------|------|
| gpio1_2     | General-Purpose Input/Output | Ю    | E12  |
| gpio1_3     | General-Purpose Input/Output | Ю    | F12  |
| gpio1_4     | General-Purpose Input/Output | Ю    | A10  |
| gpio1_5     | General-Purpose Input/Output | Ю    | B10  |
| gpio1_6     | General-Purpose Input/Output | Ю    | C10  |
| gpio1_7     | General-Purpose Input/Output | Ю    | E10  |
| gpio1_8     | General-Purpose Input/Output | Ю    | D10  |
| gpio1_9     | General-Purpose Input/Output | Ю    | A9   |
| gpio1_10    | General-Purpose Input/Output | Ю    | B9   |
| gpio1_11    | General-Purpose Input/Output | Ю    | F10  |
| gpio1_12    | General-Purpose Input/Output | Ю    | C8   |
| gpio1_13    | General-Purpose Input/Output | Ю    | D8   |
| gpio1_14    | General-Purpose Input/Output | Ю    | E8   |
| gpio1_15    | General-Purpose Input/Output | Ю    | A7   |
| gpio1_16    | General-Purpose Input/Output | Ю    | F8   |
| gpio1_17    | General-Purpose Input/Output | Ю    | B7   |
| gpio1_18    | General-Purpose Input/Output | Ю    | A6   |
| gpio1_19    | General-Purpose Input/Output | Ю    | F7   |
| gpio1_20    | General-Purpose Input/Output | Ю    | E7   |
| gpio1_21    | General-Purpose Input/Output | Ю    | C6   |
| gpio1_22    | General-Purpose Input/Output | Ю    | B6   |
| gpio1_23    | General-Purpose Input/Output | Ю    | A5   |
| gpio1_24    | General-Purpose Input/Output | Ю    | D6   |
| gpio1_25    | General-Purpose Input/Output | Ю    | C5   |
| gpio1_26    | General-Purpose Input/Output | Ю    | B5   |
| gpio1_27    | General-Purpose Input/Output | Ю    | D7   |
| gpio1_28    | General-Purpose Input/Output | Ю    | B4   |
| gpio1_29    | General-Purpose Input/Output | Ю    | A4   |
| gpio1_30    | General-Purpose Input/Output | Ю    | F22  |
| gpio1_31    | General-Purpose Input/Output | Ю    | F21  |
| GPIO 2      |                              | ,    |      |
| gpio2_0     | General-Purpose Input/Output | Ю    | F20  |
| gpio2_1     | General-Purpose Input/Output | Ю    | F19  |
| gpio2_2     | General-Purpose Input/Output | Ю    | G19  |
| gpio2_3     | General-Purpose Input/Output | Ю    | G18  |
| gpio2_4     | General-Purpose Input/Output | Ю    | G21  |
| gpio2_5     | General-Purpose Input/Output | Ю    | G22  |
| gpio2_6     | General-Purpose Input/Output | Ю    | H18  |
| gpio2_7     | General-Purpose Input/Output | Ю    | H20  |
| gpio2_8     | General-Purpose Input/Output | Ю    | H19  |
| gpio2_9     | General-Purpose Input/Output | Ю    | H22  |
| gpio2_10    | General-Purpose Input/Output | Ю    | H21  |
| gpio2_11    | General-Purpose Input/Output | Ю    | J17  |
| gpio2_12    | General-Purpose Input/Output | Ю    | K22  |
| gpio2_13    | General-Purpose Input/Output | Ю    | K21  |
| gpio2_14    | General-Purpose Input/Output | Ю    | K18  |
| gpio2_15    | General-Purpose Input/Output | Ю    | K17  |



Table 4-20. GPIOs Signal Descriptions (continued)

| SIGNAL NAME | DESCRIPTION                  | TYPE | BALL |
|-------------|------------------------------|------|------|
| gpio2_16    | General-Purpose Input/Output | Ю    | K19  |
| gpio2_17    | General-Purpose Input/Output | Ю    | K20  |
| gpio2_18    | General-Purpose Input/Output | Ю    | L21  |
| gpio2_19    | General-Purpose Input/Output | Ю    | L22  |
| gpio2_20    | General-Purpose Input/Output | Ю    | AB17 |
| gpio2_21    | General-Purpose Input/Output | Ю    | U17  |
| gpio2_22    | General-Purpose Input/Output | Ю    | W17  |
| gpio2_23    | General-Purpose Input/Output | Ю    | AA17 |
| gpio2_24    | General-Purpose Input/Output | Ю    | U16  |
| gpio2_25    | General-Purpose Input/Output | Ю    | W16  |
| gpio2_26    | General-Purpose Input/Output | Ю    | V16  |
| gpio2_27    | General-Purpose Input/Output | Ю    | U15  |
| gpio2_28    | General-Purpose Input/Output | Ю    | V15  |
| gpio2_29    | General-Purpose Input/Output | Ю    | Y15  |
| gpio2_30    | General-Purpose Input/Output | Ю    | W15  |
| gpio2_31    | General-Purpose Input/Output | Ю    | AA15 |
| GPIO 3      |                              |      |      |
| gpio3_0     | General-Purpose Input/Output | Ю    | AB15 |
| gpio3_1     | General-Purpose Input/Output | Ю    | AA14 |
| gpio3_2     | General-Purpose Input/Output | Ю    | AB14 |
| gpio3_3     | General-Purpose Input/Output | Ю    | U13  |
| gpio3_4     | General-Purpose Input/Output | Ю    | V13  |
| gpio3_5     | General-Purpose Input/Output | Ю    | Y13  |
| gpio3_6     | General-Purpose Input/Output | Ю    | W13  |
| gpio3_7     | General-Purpose Input/Output | Ю    | U11  |
| gpio3_8     | General-Purpose Input/Output | Ю    | V11  |
| gpio3_9     | General-Purpose Input/Output | Ю    | U9   |
| gpio3_10    | General-Purpose Input/Output | Ю    | W11  |
| gpio3_11    | General-Purpose Input/Output | Ю    | V9   |
| gpio3_12    | General-Purpose Input/Output | Ю    | W9   |
| gpio3_13    | General-Purpose Input/Output | Ю    | U8   |
| gpio3_14    | General-Purpose Input/Output | Ю    | W8   |
| gpio3_15    | General-Purpose Input/Output | Ю    | U7   |
| gpio3_16    | General-Purpose Input/Output | Ю    | V7   |
| gpio3_17    | General-Purpose Input/Output | Ю    | B19  |
| gpio3_18    | General-Purpose Input/Output | Ю    | B17  |
| gpio3_19    | General-Purpose Input/Output | Ю    | C16  |
| gpio3_20    | General-Purpose Input/Output | Ю    | C17  |
| gpio3_21    | General-Purpose Input/Output | Ю    | E16  |
| gpio3_22    | General-Purpose Input/Output | Ю    | D16  |
| gpio3_23    | General-Purpose Input/Output | Ю    | E17  |
| gpio3_24    | General-Purpose Input/Output | Ю    | F17  |
| gpio3_25    | General-Purpose Input/Output | Ю    | B18  |
| gpio3_26    | General-Purpose Input/Output | Ю    | C18  |
| gpio3_27    | General-Purpose Input/Output | Ю    | A19  |
| gpio3_28    | General-Purpose Input/Output | Ю    | B20  |
| gpio3_29    | General-Purpose Input/Output | Ю    | C20  |



### Table 4-20. GPIOs Signal Descriptions (continued)

| SIGNAL NAME | DESCRIPTION                  | TYPE | BALL |
|-------------|------------------------------|------|------|
| gpio3_30    | General-Purpose Input/Output | IO   | A20  |
| gpio3_31    | General-Purpose Input/Output | IO   | M1   |
| GPIO 4      |                              |      |      |
| gpio4_0     | General-Purpose Input/Output | IO   | M2   |
| gpio4_1     | General-Purpose Input/Output | IO   | U6   |
| gpio4_2     | General-Purpose Input/Output | IO   | T5   |
| gpio4_3     | General-Purpose Input/Output | IO   | R6   |
| gpio4_4     | General-Purpose Input/Output | IO   | R5   |
| gpio4_5     | General-Purpose Input/Output | IO   | L1   |
| gpio4_6     | General-Purpose Input/Output | IO   | N4   |
| gpio4_7     | General-Purpose Input/Output | IO   | R7   |
| gpio4_8     | General-Purpose Input/Output | IO   | L2   |
| gpio4_9     | General-Purpose Input/Output | IO   | N5   |
| gpio4_10    | General-Purpose Input/Output | IO   | N6   |
| gpio4_11    | General-Purpose Input/Output | IO   | W7   |
| gpio4_12    | General-Purpose Input/Output | IO   | W6   |
| gpio4_13    | General-Purpose Input/Output | IO   | F13  |
| gpio4_14    | General-Purpose Input/Output | IO   | E14  |
| gpio4_15    | General-Purpose Input/Output | IO   | F14  |
| gpio4_16    | General-Purpose Input/Output | IO   | C14  |
| gpio4_17    | General-Purpose Input/Output | Ю    | D14  |
| gpio4_18    | General-Purpose Input/Output | IO   | D15  |
| gpio4_19    | General-Purpose Input/Output | IO   | F15  |
| gpio4_20    | General-Purpose Input/Output | IO   | F16  |
| gpio4_21    | General-Purpose Input/Output | IO   | M17  |
| gpio4_22    | General-Purpose Input/Output | Ю    | M18  |
| gpio4_25    | General-Purpose Input/Output | IO   | J1   |
| gpio4_26    | General-Purpose Input/Output | IO   | J4   |
| gpio4_27    | General-Purpose Input/Output | IO   | J6   |
| gpio4_28    | General-Purpose Input/Output | IO   | H1   |
| gpio4_29    | General-Purpose Input/Output | IO   | H2   |

# 4.3.20 ePWM

### **NOTE**

For more information, see Pulse Width Modulation Subsystem (PWMSS) section of the Device TRM.

## **Table 4-21. PWM Signal Descriptions**

| SIGNAL NAME            | DESCRIPTION                      | TYPE | BALL                      |
|------------------------|----------------------------------|------|---------------------------|
| PWMSS1                 |                                  |      |                           |
| ehrpwm1A               | EHRPWM1 Output A                 | 0    | D12, D14, L1              |
| ehrpwm1B               | EHRPWM1 Output B                 | 0    | D15, E12, L2              |
| ehrpwm1_tripzone_input | EHRPWM1 Trip Zone Input          | Ю    | F12, R5                   |
| eCAP1_in_PWM1_out      | ECAP1 Capture Input / PWM Output | Ю    | A5, AB15, D16, F16,<br>N4 |
| ehrpwm1_synci          | EHRPWM1 Sync Input               | I    | A10, F14                  |



### **Table 4-21. PWM Signal Descriptions (continued)**

| SIGNAL NAME   | DESCRIPTION         | TYPE | BALL     |
|---------------|---------------------|------|----------|
| ehrpwm1_synco | EHRPWM1 Sync Output | 0    | B10, C14 |

# 4.3.21 Emulation and Debug Subsystem

#### **NOTE**

For more information, see the On-Chip Debug Support section of the Device TRM.

## **Table 4-22. Debug Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                                                                          | TYPE | BALL |
|-------------|--------------------------------------------------------------------------------------|------|------|
| rtck        | JTAG return clock                                                                    | 0    | J6   |
| tclk        | JTAG test clock                                                                      | I    | J2   |
| tdi         | JTAG test data                                                                       | I    | J1   |
| tdo         | JTAG test port data                                                                  | 0    | J4   |
| tms         | JTAG test port mode select. An external pullup resistor should be used on this ball. | Ю    | J3   |
| trstn       | JTAG test reset                                                                      | I    | J5   |
| emu0        | Emulator pin 0                                                                       | Ю    | H1   |
| emu1        | Emulator pin 1                                                                       | Ю    | H2   |
| emu2        | Emulator pin 2                                                                       | 0    | AA15 |
| emu3        | Emulator pin 3                                                                       | 0    | AB15 |
| emu4        | Emulator pin 4                                                                       | 0    | AA14 |
| emu5        | Emulator pin 5                                                                       | 0    | AB14 |
| emu6        | Emulator pin 6                                                                       | 0    | U13  |
| emu7        | Emulator pin 7                                                                       | 0    | V13  |
| emu8        | Emulator pin 8                                                                       | 0    | Y13  |
| emu9        | Emulator pin 9                                                                       | 0    | W13  |
| emu10       | Emulator pin 10                                                                      | 0    | U11  |
| emu11       | Emulator pin 11                                                                      | 0    | V11  |
| emu12       | Emulator pin 12                                                                      | 0    | U9   |
| emu13       | Emulator pin 13                                                                      | 0    | W11  |
| emu14       | Emulator pin 14                                                                      | 0    | V9   |
| emu15       | Emulator pin 15                                                                      | 0    | W9   |
| emu16       | Emulator pin 16                                                                      | 0    | U8   |
| emu17       | Emulator pin 17                                                                      | 0    | W8   |
| emu18       | Emulator pin 18                                                                      | 0    | U7   |
| emu19       | Emulator pin 19                                                                      | 0    | V7   |

## 4.3.22 System and Miscellaneous

### 4.3.22.1 Sysboot

### **NOTE**

For more information, see the Initialization (ROM Code) section of the Device TRM.

## **Table 4-23. Sysboot Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                                                                                                                                 | TYPE | BALL |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| sysboot0    | Boot Mode Configuration 0. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | I    | E8   |
| sysboot1    | Boot Mode Configuration 1. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | I    | A7   |
| sysboot2    | Boot Mode Configuration 2. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | I    | F8   |
| sysboot3    | Boot Mode Configuration 3. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | I    | B7   |
| sysboot4    | Boot Mode Configuration 4. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | 1    | A6   |
| sysboot5    | Boot Mode Configuration 5. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | 1    | F7   |
| sysboot6    | Boot Mode Configuration 6. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | I    | E7   |
| sysboot7    | Boot Mode Configuration 7. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | I    | R7   |
| sysboot8    | Boot Mode Configuration 8. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | I    | B6   |
| sysboot9    | Boot Mode Configuration 9. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device.  | 1    | A5   |
| sysboot10   | Boot Mode Configuration 10. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device. | 1    | D6   |
| sysboot11   | Boot Mode Configuration 11. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device. | 1    | C5   |
| sysboot12   | Boot Mode Configuration 12. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device. | 1    | B5   |
| sysboot13   | Boot Mode Configuration 13. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device. | 1    | D7   |
| sysboot14   | Boot Mode Configuration 14. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device. | 1    | B4   |
| sysboot15   | Boot Mode Configuration 15. The value latched on this pin upon porz reset release will determine the boot mode configuration of the device. | I    | A4   |

# 4.3.22.2 Power, Reset and Clock Management (PRCM)

### **NOTE**

For more information, see Power, Reset, and Clock Management section of the Device TRM.

### **Table 4-24. PRCM Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                | TYPE | BALL                       |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|
| clkout0     | Device Clock output 1. Can be used externally for devices with non-critical timing requirements, or for debug, or as a reference clock on GPMC as described in Table 5-34, GPMC/NOR Flash Interface Switching Characteristics - Synchronous Mode - 1 Load and Table 5-36, GPMC/NOR Flash Interface Switching Characteristics - Synchronous Mode - 5 Loads. | 0    | AB17, C12, F14, F22,<br>M1 |
| clkout1     | Device Clock output 2. Can be used as a system clock for other devices.                                                                                                                                                                                                                                                                                    | 0    | F12, F21, U17              |
| clkout2     | Device Clock output 3. Can be used as a system clock for other devices.                                                                                                                                                                                                                                                                                    | 0    | A10, F20, W17              |
| rstoutn     | Reset out (Active low). This pin asserts low in response to any global reset condition on the device.                                                                                                                                                                                                                                                      | 0    | F4                         |
| resetn      | Device Reset Input                                                                                                                                                                                                                                                                                                                                         | I    | G4                         |
| porz        | Power on Reset (active low). This pin must be asserted low until all device supplies are valid (see reset sequence/requirements).                                                                                                                                                                                                                          | I    | G3                         |
| xref_clk0   | External Reference Clock 0. For Audio and other Peripherals.                                                                                                                                                                                                                                                                                               | I    | M1                         |



### Table 4-24. PRCM Signal Descriptions (continued)

| SIGNAL NAME | DESCRIPTION                                                                                                                                                                                                                               | TYPE | BALL     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|
| xref_clk1   | External Reference Clock 1. For Audio and other Peripherals.                                                                                                                                                                              | I    | F14, F15 |
| xref_clk2   | External Reference Clock 2. For Audio and other Peripherals.                                                                                                                                                                              | I    | H19      |
| xi_osc0     | System Oscillator OSC0 Crystal input / LVCMOS clock input. Functions as the input connection to a crystal when the internal oscillator OSC0 is used. Functions as an LVCMOS-compatible input clock when an external oscillator is used.   | I    | E22      |
| xi_osc1     | Auxiliary Oscillator OSC1 Crystal input / LVCMOS clock input. Functions as the input connection to a crystal when the internal oscillator OSC1 is used. Functions as an LVCMOS-compatible input clock when an external oscillator is used | I    | B21      |
| xo_osc0     | System Oscillator OSC0 Crystal output                                                                                                                                                                                                     | 0    | D22      |
| xo_osc1     | Auxiliary Oscillator OSC1 Crystal output                                                                                                                                                                                                  | 0    | C21      |

### 4.3.22.3 Enhanced Direct Memory Access (EDMA)

#### **NOTE**

For more information, see the DMA Controllers / Enhanced DMA section of the Device TRM.

### **Table 4-25. EDMA Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                | TYPE | BALL     |
|-------------|----------------------------|------|----------|
| dma_evt1    | Enhanced DMA Event Input 1 | 1    | C12, K17 |
| dma_evt2    | Enhanced DMA Event Input 2 | 1    | D12, K19 |
| dma_evt3    | Enhanced DMA Event Input 3 | 1    | E12      |
| dma_evt4    | Enhanced DMA Event Input 4 | 1    | F12, D8  |

### 4.3.22.4 Interrupt Controllers (INTC)

#### NOTE

For more information, see the Interrupt Controllers section of the Device TRM.

### Table 4-26. INTC Signal Descriptions

| SIGNAL NAME | DESCRIPTION                                                                                                                             | TYPE | BALL     |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|----------|
| nmin        | Non maskable interrupt input - active-low. This pin can be optionally routed to the DSP NMI input or as generic input to the Arm cores. | 1    | G5       |
| sys_nirq1   | External interrupt event to any device INTC                                                                                             | I    | K18, K22 |
| sys_nirq2   | External interrupt event to any device INTC                                                                                             | I    | J17, K21 |

### 4.3.23 Power Supplies

#### **NOTE**

For more information, see Power, Reset, and Clock Management / PRCM Subsystem Environment / External Voltage Inputs section of the Device TRM.

### **Table 4-27. Power Supply Signal Descriptions**

| SIGNAL NAME | DESCRIPTION                | TYPE | BALL                                                                    |
|-------------|----------------------------|------|-------------------------------------------------------------------------|
| vdd         | Core voltage domain supply | PWR  | H7, H12, H13, J10,<br>J11, J15, K12, L12,<br>L15, N12, N16,<br>P10, P14 |



# Table 4-27. Power Supply Signal Descriptions (continued)

| SIGNAL NAME                      | DESCRIPTION                                                                       | TYPE | BALL                                                                                                                                                                                                                                                             |
|----------------------------------|-----------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vss                              | Ground                                                                            | GND  | A1, A8, A17, A22,<br>B22, E1, G10,<br>G16, H8, H9, H10,<br>H11, H15, H16,<br>J22, K1, K9, K10,<br>K11, K13, K14,<br>K15, K16, M10,<br>M11, M12, M13,<br>M16, N7, N10, P1,<br>P15, P16, R9, R12,<br>R16, T14, V22,<br>AB1, AB2, AB7,<br>AB12, AB16, AB21,<br>AB22 |
| vdd_dspeve                       | DSP-EVE voltage domain supply                                                     | PWR  | K8, L8, M9, P8,<br>P9, P11, P12                                                                                                                                                                                                                                  |
| vdda_per                         | PER PLL and PER HSDIVIDER analog power supply                                     | PWR  | H14                                                                                                                                                                                                                                                              |
| vdda_ddr_dsp                     | EVE PLL, DPLL_DDR and DDR HSDIVIDER analog power supply                           | PWR  | N8                                                                                                                                                                                                                                                               |
| vdda_gmac_core                   | GMAC PLL, GMAC HSDIVIDER, DPLL_CORE and CORE HSDIVIDER analog power supply        | PWR  | M8                                                                                                                                                                                                                                                               |
| vdda_osc                         | IO supply for oscillator section                                                  | PWR  | E21                                                                                                                                                                                                                                                              |
| vssa_osc0                        | OSC0 analog ground                                                                | GND  | D21                                                                                                                                                                                                                                                              |
| vssa_osc1                        | OSC1 analog ground                                                                | GND  | C22                                                                                                                                                                                                                                                              |
| vdda_csi                         | CSI analog power supply                                                           | PWR  | A14                                                                                                                                                                                                                                                              |
| vssa_csi                         | CSI analog ground                                                                 | GND  | B14                                                                                                                                                                                                                                                              |
| vdda_dac                         | DAC analog power supply                                                           | PWR  | U19                                                                                                                                                                                                                                                              |
| vssa_dac                         | DAC analog ground                                                                 | GND  | T19                                                                                                                                                                                                                                                              |
| vdda_adc                         | ADC analog power supply                                                           | PWR  | P22                                                                                                                                                                                                                                                              |
| vssa_adc                         | ADC analog ground                                                                 | GND  | P21                                                                                                                                                                                                                                                              |
| vdds18v                          | 1.8V power supply and Power Group bias supply                                     | PWR  | G12, J7, L16, P13,<br>T11                                                                                                                                                                                                                                        |
| vdds18v_ddr1                     | 1.8v bias supply for Byte0, Byte2, ECC Byte, Addr Cmd                             | PWR  | P7, T9                                                                                                                                                                                                                                                           |
| vdds18v_ddr2                     | 1.8v bias supply for Addr Cmd                                                     | PWR  | G7                                                                                                                                                                                                                                                               |
| vdds18v_ddr3                     | 1.8v bias supply for Byte1, Byte3                                                 | PWR  | T16, V21                                                                                                                                                                                                                                                         |
| vdds_ddr1                        | IO power supply for Byte0, Byte2, ECC Byte, Addr Cmd                              | PWR  | R1, T7, T8, AA1, AB6                                                                                                                                                                                                                                             |
| vdds_ddr2                        | IO power supply for Addr Cmd                                                      | PWR  | C2, E2, G6                                                                                                                                                                                                                                                       |
| vdds_ddr3                        | IO power supply for Byte1, Byte3                                                  | PWR  | T15, AA22, AB19                                                                                                                                                                                                                                                  |
| vddshv1                          | Dual Voltage (1.8V or 3.3V) power supply for the GENERAL Power Group pins         | PWR  | K2, K7, L7, M7                                                                                                                                                                                                                                                   |
| vddshv2                          | Dual Voltage (1.8V or 3.3V) power supply for the GPMC Power Group pins            | PWR  | G8, G9, G11, B8                                                                                                                                                                                                                                                  |
| vddshv3                          | Dual Voltage (1.8V or 3.3V) power supply for the UART1 and UART2 Power Group pins | PWR  | G14                                                                                                                                                                                                                                                              |
| vddshv4                          | Dual Voltage (1.8V or 3.3V) power supply for the RGMII Power Group pins           | PWR  | A18, E20                                                                                                                                                                                                                                                         |
| vddshv5                          | Dual Voltage (1.8V or 3.3V) power supply for the VIN1 Power Group pins            | PWR  | H17, J16, J21                                                                                                                                                                                                                                                    |
| vddshv6                          | Dual Voltage (1.8V or 3.3V) power supply for the VOUT1 Power Group pins           | PWR  | T10, T12, T13, AA16                                                                                                                                                                                                                                              |
| cap_vddram_core1 <sup>(1)</sup>  | SRAM array supply for core voltage domain memories                                | CAP  | N15                                                                                                                                                                                                                                                              |
| cap_vddram_core2 <sup>(1)</sup>  | SRAM array supply for core voltage domain memories                                | CAP  | M15                                                                                                                                                                                                                                                              |
| cap_vddram_dspeve <sup>(1)</sup> | SRAM array supply for DSP-EVE memories                                            | CAP  | M14                                                                                                                                                                                                                                                              |



(1) This pin must always be connected via a 1-uF capacitor to vss.

## 4.4 Pin Multiplexing

Table 4-28 describes the device pin multiplexing (no characteristics are provided in this table).

#### **NOTE**

Table 4-28, *Pin Multiplexing* doesn't take into account subsystem multiplexing signals. Subsystem multiplexing signals are described in Section 4.3, *Signal Descriptions*.

#### **NOTE**

For more information, see the Control Module / Control Module Functional Description / Pad Configuration Registers section of the Device TRM.

#### NOTE

Configuring two pins to the same input signal is not supported as it can yield unexpected results. This can be easily prevented with the proper software configuration (Hi-Z mode is not an input signal).

#### NOTE

When a pad is set into a pin multiplexing mode which is not defined by pin multiplexing, that pad's behavior is undefined. This should be avoided.

#### **NOTE**

In some cases Table 4-28 may present more than one signal per muxmode for the same ball. First signal in the list is the dominant function as selected via CTRL\_CORE\_PAD\_\* register.

All other signals are virtual functions that present alternate multiplexing options. This virtual functions are controlled via CTRL\_CORE\_ALT\_SELECT\_MUX or CTRL\_CORE\_VIP\_MUX\_SELECT register. For more information on how to use this options, please refer to Device TRM, Chapter Control Module, Section Pad Configuration Registers.

#### CAUTION

The IO timings provided in Section 5.9, *Timing Requirements and Switching Characteristics* are only valid if signals within a single IOSET are used. The IOSETs are defined in the corresponding tables.



# Table 4-28. Pin Multiplexing

| 4000000 | DECICEED NAME | BALL           |                 |   |   |   |   |   | MUXM | ODE[15:0] SE | TTINGS |   |    |    |    |    |    |
|---------|---------------|----------------|-----------------|---|---|---|---|---|------|--------------|--------|---|----|----|----|----|----|
| ADDRESS | REGISTER NAME | BALL<br>NUMBER | 0               | 1 | 2 | 3 | 4 | 5 | 6    | 7            | 8      | 9 | 10 | 11 | 12 | 14 | 15 |
|         |               | E22            | xi_osc0         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | N2             | ddr1_a7         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | AB4            | ddr1_d4         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | W1             | ddr1_dqs2       |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | U3             | ddr1_d20        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | C1             | ddr1_a1         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | M19            | adc_in0         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | U1             | ddr1_a9         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | Y6             | ddr1_d7         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | A15            | csi2_0_dx3      |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | V1             | ddr1_a15        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | AA2            | ddr1_d17        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | T1             | ddr1_a8         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | R3             | ddr1_a11        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | AA3            | ddr1_d16        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | Y1             | ddr1_d23        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | Y17            | ddr1_d14        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | AA20           | ddr1_dqs1       |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | AA6            | ddr1_d0         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | F3             | ddr1_cke0       |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | Y20            | ddr1_dqsn1      |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | N21            | adc_in5         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | T2             | ddr1_a6         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | W2             | ddr1_dqsn2      |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | E3             | ddr1_wen        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | P18            | adc_in7         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | AA11           | ddr1_ecc_d<br>2 |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | B3             | ddr1_ba0        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | T17            | cvideo_tvout    |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | W22            | ddr1_d30        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | B21            | xi_osc1         |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | V3             | ddr1_d21        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | T20            | ddr1_d25        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | A11            | csi2_0_dx0      |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | G2             | ddr1_nck        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | U21            | ddr1_d24        |   |   |   |   |   |      |              |        |   |    |    |    |    |    |
|         |               | Y9             | ddr1_ecc_d      |   |   |   |   |   |      |              |        |   |    |    |    |    |    |

|         |               | BALL   | MUXMODE[15:0] SETTINGS |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|---------|---------------|--------|------------------------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|
| ADDRESS | REGISTER NAME | NUMBER | 0                      | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 14 | 15 |
|         |               | R21    | ddr1_d26               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | U4     | ddr1_a0                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AB18   | ddr1_d15               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | A3     | ddr1_ba1               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | D2     | ddr1_ba2               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | B15    | csi2_0_dy3             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AA21   | ddr1_d10               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AA8    | ddr1_d1                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | B13    | csi2_0_dy2             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AB8    | ddr1_dqm0              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | M22    | adc_in3                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | D1     | ddr1_a10               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | Y3     | ddr1_d18               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | C21    | xo_osc1                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | M20    | adc_in1                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | R22    | ddr1_d28               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AA9    | ddr1_ecc_d<br>6        |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | N3     | ddr1_a5                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | P2     | ddr1_odt0              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | T4     | ddr1_a4                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AB10   | ddr1_dqsn_<br>ecc      |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AB3    | ddr1_dqm2              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AA12   | ddr1_ecc_d<br>1        |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AA4    | ddr1_d6                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | T18    | cvideo_rset            |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | N22    | adc_in4                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | R4     | ddr1_a3                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | V20    | ddr1_d29               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AB13   | ddr1_dqm_e<br>cc       |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | AA5    | ddr1_dqs0              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | A16    | csi2_0_dx4             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | R2     | ddr1_a14               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | Y2     | ddr1_d22               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | Y21    | ddr1_d9                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | W21    | ddr1_dqm3              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |               | P20    | adc_vrefp              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |



|         | DE01075D 11445 | BALL   | MUXMODE[15:0] SETTINGS |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|---------|----------------|--------|------------------------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|
| ADDRESS | REGISTER NAME  | NUMBER | 0                      | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 14 | 15 |
|         |                | Y5     | ddr1_d5                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | F2     | ddr1_casn              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AB20   | ddr1_d13               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | B11    | csi2_0_dy0             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AB9    | ddr1_ecc_d<br>7        |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | D22    | xo_osc0                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | U2     | ddr1_a12               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | P19    | adc_in6                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AA18   | ddr1_d8                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | U22    | ddr1_d31               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | Y18    | ddr1_dqm1              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | A13    | csi2_0_dx2             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | T22    | ddr1_dqsn3             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | G1     | ddr1_ck                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | P17    | cvideo_vfb             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | G3     | porz                   |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | T21    | ddr1_dqs3              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | Y22    | ddr1_d11               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AA19   | ddr1_d12               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AB5    | ddr1_dqsn0             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | U20    | ddr1_d27               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AA13   | ddr1_ecc_d<br>4        |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | B16    | csi2_0_dy4             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | F1     | ddr1_rasn              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | D3     | ddr1_a2                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AA10   | ddr1_dqs_e<br>cc       |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AA7    | ddr1_d3                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | B2     | ddr1_csn0              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | N1     | ddr1_rst               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | V2     | ddr1_d19               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | Y8     | ddr1_d2                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | B12    | csi2_0_dy1             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | C3     | ddr1_a13               |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | A12    | csi2_0_dx1             |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | AB11   | ddr1_ecc_d<br>5        |   |   |   |   |   |   |   |   |   |    |    |    |    |    |
|         |                | M21    | adc_in2                |   |   |   |   |   |   |   |   |   |    |    |    |    |    |

|         | REGISTER NAME                   | BALL   |                   |              |             |        |             |         | MUXMO    | ODE[15:0] SE | TTINGS |   |    |    |    |          |                                |
|---------|---------------------------------|--------|-------------------|--------------|-------------|--------|-------------|---------|----------|--------------|--------|---|----|----|----|----------|--------------------------------|
| ADDRESS |                                 | NUMBER | 0                 | 1            | 2           | 3      | 4           | 5       | 6        | 7            | 8      | 9 | 10 | 11 | 12 | 14       | 15                             |
|         |                                 | Y11    | ddr1_ecc_d<br>0   |              |             |        |             |         |          |              |        |   |    |    |    |          |                                |
| 0x1400  | CTRL_CORE_PAD_<br>GPMC_CLK      | C12    | gpmc_clk          | rgmii1_txc   |             |        |             | clkout0 | dma_evt1 |              |        |   |    |    |    | gpio1_0  | Driver off                     |
| 0x1404  | CTRL_CORE_PAD_<br>GPMC_BEN0     | D12    | gpmc_ben0         | rgmii1_txctl |             |        | ehrpwm1A    |         | dma_evt2 |              |        |   |    |    |    | gpio1_1  | Driver off                     |
| 0x1408  | CTRL_CORE_PAD_<br>GPMC_BEN1     | E12    | gpmc_ben1         | rgmii1_txd3  |             |        | ehrpwm1B    |         | dma_evt3 |              |        |   |    |    |    | gpio1_2  | Driver off                     |
| 0x140C  | CTRL_CORE_PAD_<br>GPMC ADVN ALE | F12    | gpmc_advn_<br>ale | rgmii1_txd2  |             |        | ehrpwm1_tri | clkout1 | dma_evt4 |              |        |   |    |    |    | gpio1_3  | Driver off                     |
| 0x1410  | CTRL_CORE_PAD_<br>GPMC OEN REN  | A10    | gpmc_oen_r        | rgmii1_txd1  |             |        | ehrpwm1_sy  | clkout2 |          |              |        |   |    |    |    | gpio1_4  | Driver off                     |
| 0x1414  | CTRL_CORE_PAD_<br>GPMC_WEN      | B10    | gpmc_wen          | rgmii1_txd0  |             |        | ehrpwm1_sy  |         |          |              |        |   |    |    |    | gpio1_5  | Driver off                     |
| Ox1418  | CTRL_CORE_PAD_<br>GPMC CS0      | C10    | gpmc_cs0          | rgmii1_rxctl |             |        |             |         |          |              |        |   |    |    |    | gpio1_6  | Driver off                     |
| 0x141C  | CTRL_CORE_PAD_<br>GPMC_CS1      | E10    | gpmc_cs1          | qspi1_cs0    |             |        |             |         |          |              |        |   |    |    |    | gpio1_7  | Driver off                     |
| 0x1420  | CTRL_CORE_PAD_<br>GPMC_CS2      | D10    | gpmc_cs2          | qspi1_d3     |             |        |             |         |          |              |        |   |    |    |    | gpio1_8  | Driver off                     |
| 0x1424  | CTRL_CORE_PAD_<br>GPMC CS3      | A9     | gpmc_cs3          | qspi1_d2     |             |        |             |         |          |              |        |   |    |    |    | gpio1_9  | Driver off                     |
| 0x1428  | CTRL_CORE_PAD_<br>GPMC_CS4      | B9     | gpmc_cs4          | qspi1_d0     |             |        |             |         |          |              |        |   |    |    |    | gpio1_10 | Driver off                     |
| 0x142C  | CTRL_CORE_PAD_<br>GPMC_CS5      | F10    | gpmc_cs5          | qspi1_d1     |             |        |             |         |          |              |        |   |    |    |    | gpio1_11 | Driver off                     |
| 0x1430  | CTRL_CORE_PAD_<br>GPMC_CS6      | C8     | gpmc_cs6          | qspi1_sclk   |             |        |             |         |          |              |        |   |    |    |    | gpio1_12 | Driver off                     |
| 0x1434  | CTRL_CORE_PAD_<br>GPMC_WAIT0    | D8     | gpmc_wait0        | rgmii1_rxd3  | qspi1_rtclk |        |             |         | dma_evt4 |              |        |   |    |    |    | gpio1_13 | Driver off                     |
| 0x1438  | CTRL_CORE_PAD_<br>GPMC_AD0      | E8     | gpmc_ad0          | rgmii1_rxd2  |             |        |             |         |          |              |        |   |    |    |    | gpio1_14 | sysboot0                       |
| 0x143C  | CTRL_CORE_PAD_<br>GPMC_AD1      | A7     | gpmc_ad1          | rgmii1_rxd1  |             |        |             |         |          |              |        |   |    |    |    | gpio1_15 | sysboot1                       |
| 0x1440  | CTRL_CORE_PAD_<br>GPMC_AD2      | F8     | gpmc_ad2          | rgmii1_rxd0  |             |        |             |         |          |              |        |   |    |    |    | gpio1_16 | sysboot2                       |
| Ox1444  | CTRL_CORE_PAD_<br>GPMC_AD3      | B7     | gpmc_ad3          | qspi1_rtclk  |             |        |             |         |          |              |        |   |    |    |    | gpio1_17 | sysboot3                       |
| 0x1448  | CTRL_CORE_PAD_<br>GPMC_AD4      | A6     | gpmc_ad4          | cam_strobe   |             |        |             |         |          |              |        |   |    |    |    | gpio1_18 | sysboot4                       |
| 0x144C  | CTRL_CORE_PAD_<br>GPMC_AD5      | F7     | gpmc_ad5          |              | uart2_txd   | timer6 | spi3_d1     |         |          |              |        |   |    |    |    | gpio1_19 | sysboot5<br>mcasp2_ac<br>kx    |
| 0x1450  | CTRL_CORE_PAD_<br>GPMC_AD6      | E7     | gpmc_ad6          |              | uart2_rxd   | timer5 | spi3_d0     |         |          |              |        |   |    |    |    | gpio1_20 | sysboot6<br>mcasp2_fsx         |
| Ox1454  | CTRL_CORE_PAD_<br>GPMC_AD7      | C6     | gpmc_ad7          | cam_shutter  |             | timer4 | spi3_sclk   |         |          |              |        |   |    |    |    | gpio1_21 | Driver off<br>mcasp2_ah<br>lkx |



| ADDRESS | REGISTER NAME                  | BALL   |                  |            |            |                       |          |   | MUXM | ODE[15:0] SE | TTINGS |   |    |    |    |          |                                |
|---------|--------------------------------|--------|------------------|------------|------------|-----------------------|----------|---|------|--------------|--------|---|----|----|----|----------|--------------------------------|
| ADDRESS |                                | NUMBER | 0                | 1          | 2          | 3                     | 4        | 5 | 6    | 7            | 8      | 9 | 10 | 11 | 12 | 14       | 15                             |
| 0x1458  | CTRL_CORE_PAD_<br>GPMC_AD8     | B6     | gpmc_ad8         |            |            | timer7                | spi3_cs0 |   |      |              |        |   |    |    |    | gpio1_22 | sysboot8<br>mcasp2_acl<br>kr   |
| 0x145C  | CTRL_CORE_PAD_<br>GPMC_AD9     | A5     | gpmc_ad9         |            |            | eCAP1_in_P<br>WM1_out | spi3_cs1 |   |      |              |        |   |    |    |    | gpio1_23 | sysboot9<br>mcasp2_fsr         |
| 0x1460  | CTRL_CORE_PAD_<br>GPMC_AD10    | D6     | gpmc_ad10        |            |            | timer2                |          |   |      |              |        |   |    |    |    | gpio1_24 | sysboot10<br>mcasp2_axr<br>0   |
| 0x1464  | CTRL_CORE_PAD_<br>GPMC_AD11    | C5     | gpmc_ad11        |            |            | timer3                |          |   |      |              |        |   |    |    |    | gpio1_25 | sysboot11<br>mcasp2_axi        |
| 0x1468  | CTRL_CORE_PAD_<br>GPMC_AD12    | B5     | gpmc_ad12        |            |            |                       |          |   |      |              |        |   |    |    |    | gpio1_26 | sysboot12<br>mcasp2_axi<br>2   |
| 0x146C  | CTRL_CORE_PAD_<br>GPMC_AD13    | D7     | gpmc_ad13        | rgmii1_rxc |            |                       |          |   |      |              |        |   |    |    |    | gpio1_27 | sysboot13<br>mcasp2_axi<br>3   |
| 0x1470  | CTRL_CORE_PAD_<br>GPMC_AD14    | B4     | gpmc_ad14        |            |            |                       | spi2_cs1 |   |      |              |        |   |    |    |    | gpio1_28 | sysboot14<br>mcasp2_axi        |
| 0x1474  | CTRL_CORE_PAD_<br>GPMC_AD15    | A4     | gpmc_ad15        |            |            |                       | spi2_cs0 |   |      |              |        |   |    |    |    | gpio1_29 | sysboot15<br>mcasp2_axi<br>5   |
| 0x1478  | CTRL_CORE_PAD_<br>VIN1A_CLK0   | F22    | vin1a_clk0       | cpi_pclk   |            |                       | clkout0  |   |      |              |        |   |    |    |    | gpio1_30 | Driver off<br>mcasp3_acl<br>kx |
| 0x147C  | CTRL_CORE_PAD_<br>VIN1A_DE0    | F21    | vin1a_de0        | cpi_hsync  | vin1b_clk1 |                       | clkout1  |   |      |              |        |   |    |    |    | gpio1_31 | Driver off                     |
| 0x1480  | CTRL_CORE_PAD_<br>VIN1A_FLD0   | F20    | vin1a_fld0       | cpi_vsync  | vin2b_clk1 |                       | clkout2  |   |      |              |        |   |    |    |    | gpio2_0  | Driver off<br>mcasp3_acl<br>kr |
| 0x1484  | CTRL_CORE_PAD_<br>VIN1A_HSYNC0 | F19    | vin1a_hsync<br>0 | cpi_data0  | vin1a_de0  |                       |          |   |      |              |        |   |    |    |    | gpio2_1  | Driver off<br>mcasp3_fsr       |
| 0x1488  | CTRL_CORE_PAD_<br>VIN1A_VSYNC0 | G19    | vin1a_vsync<br>0 | cpi_data1  |            |                       |          |   |      |              |        |   |    |    |    | gpio2_2  | Driver off<br>mcasp3_axr       |
| 0x148C  | CTRL_CORE_PAD_<br>VIN1A_D0     | G18    | vin1a_d0         | cpi_data2  |            |                       |          |   |      |              |        |   |    |    |    | gpio2_3  | Driver off<br>mcasp3_axi       |
| 0x1490  | CTRL_CORE_PAD_<br>VIN1A_D1     | G21    | vin1a_d1         | cpi_data3  |            |                       |          |   |      |              |        |   |    |    |    | gpio2_4  | Driver off mcasp3_axr          |
| 0x1494  | CTRL_CORE_PAD_<br>VIN1A_D2     | G22    | vin1a_d2         | cpi_data4  |            |                       |          |   |      |              |        |   |    |    |    | gpio2_5  | Driver off<br>mcasp3_axi       |
| 0x1498  | CTRL_CORE_PAD_<br>VIN1A_D3     | H18    | vin1a_d3         | cpi_data5  |            |                       |          |   |      |              |        |   |    |    |    | gpio2_6  | Driver off<br>mcasp3_axi       |
| 0x149C  | CTRL_CORE_PAD_<br>VIN1A_D4     | H20    | vin1a_d4         | cpi_data6  |            |                       |          |   |      |              |        |   |    |    |    | gpio2_7  | Driver off<br>mcasp3_axi       |

|         |                               | BALL   |             |             |                  |          |            |           | MUXM     | IODE[15:0] S | ETTINGS |            |    |    |    |          |                                |
|---------|-------------------------------|--------|-------------|-------------|------------------|----------|------------|-----------|----------|--------------|---------|------------|----|----|----|----------|--------------------------------|
| ADDRESS | REGISTER NAME                 | NUMBER | 0           | 1           | 2                | 3        | 4          | 5         | 6        | 7            | 8       | 9          | 10 | 11 | 12 | 14       | 15                             |
| 0x14A0  | CTRL_CORE_PAD_<br>VIN1A_D5    | H19    | vin1a_d5    | cpi_data7   |                  |          |            |           |          |              |         |            |    |    |    | gpio2_8  | xref_clk2<br>mcasp3_aho<br>lkx |
| 0x14A4  | CTRL_CORE_PAD_<br>VIN1A_D6    | H22    | vin1a_d6    | cpi_data8   |                  |          |            |           |          |              |         |            |    |    |    | gpio2_9  | Driver off<br>mcasp3_fsx       |
| 0x14A8  | CTRL_CORE_PAD_<br>VIN1A_D7    | H21    | vin1a_d7    | cpi_data9   |                  |          |            |           |          |              |         |            |    |    |    | gpio2_10 | Driver off                     |
| 0x14AC  | CTRL_CORE_PAD_<br>VIN1A_D8    | J17    | vin1a_d8    | cpi_data10  | vin1b_d0         | gpmc_a8  |            |           |          | sys_nirq2    |         |            |    |    |    | gpio2_11 | Driver off                     |
| 0x14B0  | CTRL_CORE_PAD_<br>VIN1A_D9    | K22    | vin1a_d9    | cpi_data11  | vin1b_d1         | gpmc_a9  |            |           |          | sys_nirq1    |         |            |    |    |    | gpio2_12 | Driver off                     |
| 0x14B4  | CTRL_CORE_PAD_<br>VIN1A_D10   | K21    | vin1a_d10   | cpi_data12  | vin1b_d2         | gpmc_a10 |            |           |          | sys_nirq2    |         |            |    |    |    | gpio2_13 | Driver off                     |
| 0x14B8  | CTRL_CORE_PAD_<br>VIN1A_D11   | K18    | vin1a_d11   | cpi_data13  | vin1b_d3         | gpmc_a11 |            |           |          | sys_nirq1    |         |            |    |    |    | gpio2_14 | Driver off                     |
| 0x14BC  | CTRL_CORE_PAD_<br>VIN1A_D12   | K17    | vin1a_d12   | cpi_data14  | vin1b_d4         | gpmc_a12 |            |           | dma_evt1 |              |         |            |    |    |    | gpio2_15 | Driver off                     |
| 0x14C0  | CTRL_CORE_PAD_<br>VIN1A_D13   | K19    | vin1a_d13   | cpi_wen     | vin1b_d5         | gpmc_a13 |            |           | dma_evt2 |              |         |            |    |    |    | gpio2_16 | Driver off                     |
| 0x14C4  | CTRL_CORE_PAD_<br>VIN1A_D14   | K20    | vin1a_d14   | cpi_fid     | vin1b_d6         | gpmc_a14 |            |           |          |              |         |            |    |    |    | gpio2_17 | Driver off                     |
| 0x14C8  | CTRL_CORE_PAD_<br>VIN1A_D15   | L21    | vin1a_d15   | cpi_data15  | vin1b_d7         | gpmc_a15 |            |           |          |              |         |            |    |    |    | gpio2_18 | Driver off                     |
| 0x14CC  | CTRL_CORE_PAD_<br>VIN2A_CLK0  | L22    | vin2a_clk0  |             |                  |          |            |           |          |              |         |            |    |    |    | gpio2_19 | Driver off                     |
| 0x14D0  | CTRL_CORE_PAD_<br>VIN2A_DE0   | M17    | vin2a_de0   | cam_strobe  | vin2b_hsync<br>1 |          |            | vin2b_de1 |          |              |         |            |    |    |    | gpio4_21 | Driver off                     |
| 0x14D4  | CTRL_CORE_PAD_<br>VIN2A_FLD0  | M18    | vin2a_fld0  | cam_shutter | vin2b_vsync      |          |            |           |          |              |         |            |    |    |    | gpio4_22 | Driver off                     |
| 0x14D8  | CTRL_CORE_PAD_<br>VOUT1_CLK   | AB17   | vout1_clk   |             | vin1a_d12        |          | clkout0    |           |          |              |         | vin2a_clk0 |    |    |    | gpio2_20 | Driver off                     |
| 0x14DC  | CTRL_CORE_PAD_<br>VOUT1_DE    | U17    | vout1_de    | mcasp1_acl  | vin1a_d13        |          | clkout1    |           |          |              |         |            |    |    |    | gpio2_21 | Driver off                     |
| 0x14E0  | CTRL_CORE_PAD_<br>VOUT1_FLD   | W17    | vout1_fld   | mcasp1_fsx  | vin1a_d14        |          | clkout2    |           |          |              |         |            |    |    |    | gpio2_22 | Driver off                     |
| 0x14E4  | CTRL_CORE_PAD_<br>VOUT1_HSYNC | AA17   | vout1_hsync | mcasp1_acl  | vin1a_d15        |          |            |           |          |              |         | vin2a_de0  |    |    |    | gpio2_23 | Driver off                     |
| 0x14E8  | CTRL_CORE_PAD_<br>VOUT1_VSYNC | U16    | vout1_vsync | mcasp1_fsr  |                  |          |            |           |          |              |         | vin2a_fld0 |    |    |    | gpio2_24 | Driver off                     |
| 0x14EC  | CTRL_CORE_PAD_<br>VOUT1_D0    | W16    | vout1_d0    | mcasp1_axr  |                  |          |            | mmc_clk   |          |              |         |            |    |    |    | gpio2_25 | Driver off                     |
| 0x14F0  | CTRL_CORE_PAD_<br>VOUT1_D1    | V16    | vout1_d1    | mcasp1_axr  |                  |          |            | mmc_cmd   |          |              |         |            |    |    |    | gpio2_26 | Driver off                     |
| 0x14F4  | CTRL_CORE_PAD_<br>VOUT1_D2    | U15    | vout1_d2    | mcasp1_axr  |                  |          | mcasp1_axr | mmc_dat0  |          |              |         |            |    |    |    | gpio2_27 | Driver off                     |
| 0x14F8  | CTRL_CORE_PAD_<br>VOUT1_D3    | V15    | vout1_d3    | mcasp1_axr  |                  |          | mcasp1_axr | mmc_dat1  |          |              |         |            |    |    |    | gpio2_28 | Driver off                     |



| 4000ECC | REGISTER NAME               | BALL   |           |                  |           |                       |                  |          | MUXM  | ODE[15:0] SE | ETTINGS |            |    |    |    |          |                                 |
|---------|-----------------------------|--------|-----------|------------------|-----------|-----------------------|------------------|----------|-------|--------------|---------|------------|----|----|----|----------|---------------------------------|
| ADDRESS |                             | NUMBER | 0         | 1                | 2         | 3                     | 4                | 5        | 6     | 7            | 8       | 9          | 10 | 11 | 12 | 14       | 15                              |
| 0x14FC  | CTRL_CORE_PAD_<br>VOUT1_D4  | Y15    | vout1_d4  | mcasp1_axr       |           |                       | mcasp1_axr<br>10 | mmc_dat2 |       |              |         |            |    |    |    | gpio2_29 | Driver off                      |
| 0x1500  | CTRL_CORE_PAD_<br>VOUT1_D5  | W15    | vout1_d5  | mcasp1_axr<br>5  |           |                       | mcasp1_axr       | mmc_dat3 |       |              |         | vin2a_clk0 |    |    |    | gpio2_30 | Driver off                      |
| 0x1504  | CTRL_CORE_PAD_<br>VOUT1_D6  | AA15   | vout1_d6  | mcasp1_axr       |           |                       | mcasp1_axr       |          | emu2  |              |         | vin2a_de0  |    |    |    | gpio2_31 | Driver off                      |
| 0x1508  | CTRL_CORE_PAD_<br>VOUT1_D7  | AB15   | vout1_d7  | mcasp1_axr       |           | eCAP1_in_F<br>WM1_out | mcasp1_axr       |          | emu3  |              |         | vin2a_fld0 |    |    |    | gpio3_0  | Driver off                      |
| 0x150C  | CTRL_CORE_PAD_<br>VOUT1_D8  | AA14   | vout1_d8  | mcasp1_axr       | vin2a_d0  | gpmc_a20              |                  |          | emu4  |              |         |            |    |    |    | gpio3_1  | Driver off                      |
| 0x1510  | CTRL_CORE_PAD_<br>VOUT1_D9  | AB14   | vout1_d9  | mcasp1_axr       | vin2a_d1  | gpmc_a21              |                  |          | emu5  |              |         |            |    |    |    | gpio3_2  | Driver off                      |
| 0x1514  | CTRL_CORE_PAD_<br>VOUT1_D10 | U13    | vout1_d10 | mcasp1_axr       | vin2a_d2  | gpmc_a22              |                  |          | emu6  |              |         |            |    |    |    | gpio3_3  | Driver off                      |
| 0x1518  | CTRL_CORE_PAD_<br>VOUT1_D11 | V13    | vout1_d11 | mcasp1_axr       | vin2a_d3  | gpmc_a23              |                  |          | emu7  |              |         |            |    |    |    | gpio3_4  | Driver off                      |
| 0x151C  | CTRL_CORE_PAD_<br>VOUT1_D12 | Y13    | vout1_d12 | mcasp1_axr<br>12 | vin2a_d4  | gpmc_a24              |                  |          | emu8  |              |         |            |    |    |    | gpio3_5  | Driver off<br>mcasp2_aho<br>lkx |
| 0x1520  | CTRL_CORE_PAD_<br>VOUT1_D13 | W13    | vout1_d13 | mcasp1_axr<br>13 | vin2a_d5  | gpmc_a25              |                  |          | emu9  |              |         |            |    |    |    | gpio3_6  | Driver off<br>mcasp2_acl<br>kr  |
| 0x1524  | CTRL_CORE_PAD_<br>VOUT1_D14 | U11    | vout1_d14 | mcasp1_axr<br>14 | vin2a_d6  | gpmc_a26              |                  |          | emu10 |              |         |            |    |    |    | gpio3_7  | Driver off<br>mcasp2_acl<br>kx  |
| 0x1528  | CTRL_CORE_PAD_<br>VOUT1_D15 | V11    | vout1_d15 | mcasp1_axr<br>15 | vin2a_d7  | gpmc_a27              |                  |          | emu11 |              |         |            |    |    |    | gpio3_8  | Driver off<br>mcasp2_fsx        |
| 0x152C  | CTRL_CORE_PAD_<br>VOUT1_D16 | U9     | vout1_d16 | mcasp1_aho       | vin2a_d8  | gpmc_a0               | mcasp1_axr       | vin2b_d0 | emu12 |              |         |            |    |    |    | gpio3_9  | Driver off                      |
| 0x1530  | CTRL_CORE_PAD_<br>VOUT1_D17 | W11    | vout1_d17 |                  | vin2a_d9  | gpmc_a1               | mcasp1_axr       | vin2b_d1 | emu13 |              |         |            |    |    |    | gpio3_10 | Driver off<br>mcasp2_fsr        |
| 0x1534  | CTRL_CORE_PAD_<br>VOUT1_D18 | V9     | vout1_d18 |                  | vin2a_d10 | gpmc_a2               | mcasp1_axr<br>10 | vin2b_d2 | emu14 |              |         |            |    |    |    | gpio3_11 | Driver off<br>mcasp2_axr        |
| 0x1538  | CTRL_CORE_PAD_<br>VOUT1_D19 | W9     | vout1_d19 |                  | vin2a_d11 | gpmc_a3               | mcasp1_axr       | vin2b_d3 | emu15 |              |         |            |    |    |    | gpio3_12 | Driver off<br>mcasp2_axr        |
| 0x153C  | CTRL_CORE_PAD_<br>VOUT1_D20 | U8     | vout1_d20 |                  | vin2a_d12 | gpmc_a4               | mcasp1_axr<br>12 | vin2b_d4 | emu16 |              |         |            |    |    |    | gpio3_13 | Driver off<br>mcasp2_axr        |
| 0x1540  | CTRL_CORE_PAD_<br>VOUT1_D21 | W8     | vout1_d21 |                  | vin2a_d13 | gpmc_a5               | mcasp1_axr<br>13 | vin2b_d5 | emu17 |              |         |            |    |    |    | gpio3_14 | Driver off<br>mcasp2_axr<br>3   |
| 0x1544  | CTRL_CORE_PAD_<br>VOUT1_D22 | U7     | vout1_d22 |                  | vin2a_d14 | gpmc_a6               | mcasp1_axr<br>14 | vin2b_d6 | emu18 |              |         |            |    |    |    | gpio3_15 | Driver off<br>mcasp2_axr        |
| 0x1548  | CTRL_CORE_PAD_<br>VOUT1_D23 | V7     | vout1_d23 |                  | vin2a_d15 | gpmc_a7               | mcasp1_axr<br>15 | vin2b_d7 | emu19 |              |         |            |    |    |    | gpio3_16 | Driver off<br>mcasp2_axr<br>5   |

| 4005-0- | REGISTER NAME                  | BALL<br>NUMBER |              |            |                  |                       |           |          | MUXM       | ODE[15:0] SE               | TTINGS    |   |    |    |    |          |            |
|---------|--------------------------------|----------------|--------------|------------|------------------|-----------------------|-----------|----------|------------|----------------------------|-----------|---|----|----|----|----------|------------|
| ADDRESS |                                |                | 0            | 1          | 2                | 3                     | 4         | 5        | 6          | 7                          | 8         | 9 | 10 | 11 | 12 | 14       | 15         |
| 0x154C  | CTRL_CORE_PAD_<br>MCAN_TX      | W7             | mcan_tx      | vin2a_de0  | vin2a_hsync<br>0 | spi1_cs2              | uart3_rxd |          | gpmc_wait1 | vin1b_hsync                | vin1b_de1 |   |    |    |    | gpio4_11 | Driver off |
| 0x1550  | CTRL_CORE_PAD_<br>MCAN_RX      | W6             | mcan_rx      | cam_nreset | vin2a_vsync<br>0 | spi1_cs3              | uart3_txd | gpmc_cs7 |            | vin1b_vsync                |           |   |    |    |    | gpio4_12 | Driver off |
| 0x1554  | CTRL_CORE_PAD_<br>MDIO_MCLK    | B19            | mdio_mclk    |            |                  |                       | spi4_d1   |          |            |                            |           |   |    |    |    | gpio3_17 | Driver off |
| 0x1558  | CTRL_CORE_PAD_<br>MDIO D       | B17            | mdio_d       |            |                  |                       | spi4_d0   |          |            |                            |           |   |    |    |    | gpio3_18 | Driver off |
| 0x155C  | CTRL_CORE_PAD_<br>RGMII0 TXC   | C16            | rgmii0_txc   |            |                  | cam_strobe            | spi4_sclk | mmc_clk  |            |                            |           |   |    |    |    | gpio3_19 | Driver off |
| 0x1560  | CTRL_CORE_PAD_<br>RGMII0 TXCTL | C17            | rgmii0_txctl |            |                  | cam_shutter           | spi4_cs0  | mmc_cmd  |            |                            |           |   |    |    |    | gpio3_20 | Driver off |
| 0x1564  | CTRL_CORE_PAD_<br>RGMII0 TXD3  | E16            | rgmii0_txd3  |            |                  |                       |           | mmc_dat0 |            |                            |           |   |    |    |    | gpio3_21 | Driver off |
| 0x1568  | CTRL_CORE_PAD_<br>RGMII0 TXD2  | D16            | rgmii0_txd2  |            |                  | eCAP1_in_P<br>WM1_out |           | mmc_dat1 |            |                            |           |   |    |    |    | gpio3_22 | Driver off |
| 0x156C  | CTRL_CORE_PAD_<br>RGMII0_TXD1  | E17            | rgmii0_txd1  |            |                  |                       |           | mmc_dat2 |            |                            |           |   |    |    |    | gpio3_23 | Driver off |
| 0x1570  | CTRL_CORE_PAD_<br>RGMII0 TXD0  | F17            | rgmii0_txd0  |            |                  |                       |           | mmc_dat3 |            |                            |           |   |    |    |    | gpio3_24 | Driver off |
| 0x1574  | CTRL_CORE_PAD_<br>RGMII0_RXC   | B18            | rgmii0_rxc   |            |                  | cam_strobe            |           | mmc_clk  |            |                            |           |   |    |    |    | gpio3_25 | Driver off |
| 0x1578  | CTRL_CORE_PAD_<br>RGMII0_RXCTL | C18            | rgmii0_rxctl |            |                  | cam_shutter           |           | mmc_cmd  |            |                            |           |   |    |    |    | gpio3_26 | Driver off |
| 0x157C  | CTRL_CORE_PAD_<br>RGMII0_RXD3  | A19            | rgmii0_rxd3  |            |                  |                       |           | mmc_dat0 |            |                            |           |   |    |    |    | gpio3_27 | Driver off |
| 0x1580  | CTRL_CORE_PAD_<br>RGMII0_RXD2  | B20            | rgmii0_rxd2  |            |                  |                       |           | mmc_dat1 |            |                            |           |   |    |    |    | gpio3_28 | Driver off |
| 0x1584  | CTRL_CORE_PAD_<br>RGMII0_RXD1  | C20            | rgmii0_rxd1  |            |                  |                       |           | mmc_dat2 |            |                            |           |   |    |    |    | gpio3_29 | Driver off |
| 0x1588  | CTRL_CORE_PAD_<br>RGMII0_RXD0  | A20            | rgmii0_rxd0  |            |                  |                       |           | mmc_dat3 |            |                            |           |   |    |    |    | gpio3_30 | Driver off |
| 0x158C  | CTRL_CORE_PAD_<br>XREF_CLK0    | M1             | xref_clk0    | clkout0    |                  |                       | spi3_cs0  | spi2_cs1 | spi1_cs0   | spi1_cs1                   |           |   |    |    |    | gpio3_31 | Driver off |
| 0x1590  | CTRL_CORE_PAD_<br>SPI1_SCLK    | M2             | spi1_sclk    | uart3_rxd  |                  |                       |           |          |            |                            |           |   |    |    |    | gpio4_0  | Driver off |
| 0x1594  | CTRL_CORE_PAD_<br>SPI1_D1      | U6             | spi1_d1      | uart3_ctsn |                  |                       |           |          |            |                            |           |   |    |    |    | gpio4_1  | Driver off |
| 0x1598  | CTRL_CORE_PAD_<br>SPI1_D0      | T5             | spi1_d0      | uart3_rtsn |                  |                       |           |          |            |                            |           |   |    |    |    | gpio4_2  | Driver off |
| 0x159C  | CTRL_CORE_PAD_<br>SPI1_CS0     | R6             | spi1_cs0     | uart3_txd  |                  |                       |           |          |            |                            |           |   |    |    |    | gpio4_3  | Driver off |
| 0x15A0  | CTRL_CORE_PAD_<br>SPI1_CS1     | R5             | spi1_cs1     | spi3_cs1   |                  |                       | timer6    |          |            | ehrpwm1_tri<br>pzone_input |           |   |    |    |    | gpio4_4  | Driver off |
| 0x15A4  | CTRL_CORE_PAD_<br>SPI2_SCLK    | L1             | spi2_sclk    | uart3_rxd  | ehrpwm1A         | timer3                |           |          |            |                            |           |   |    |    |    | gpio4_5  | Driver off |
| 0x15A8  | CTRL_CORE_PAD_<br>SPI2_D1      | N4             | spi2_d1      | uart3_ctsn |                  | timer5                |           |          |            | eCAP1_in_P<br>WM1_out      |           |   |    |    |    | gpio4_6  | Driver off |



# Table 4-28. Pin Multiplexing (continued)

| ADDRESS REGISTER NAME BALL MUXMODE[15:0] SETTINGS |                              |        |            |                       |           |          |           |             |        |            |             |             |          |          |          |          |            |
|---------------------------------------------------|------------------------------|--------|------------|-----------------------|-----------|----------|-----------|-------------|--------|------------|-------------|-------------|----------|----------|----------|----------|------------|
| ADDRESS                                           | REGISTER NAME                | NUMBER | 0          | 1                     | 2         | 3        | 4         | 5           | 6      | 7          | 8           | 9           | 10       | 11       | 12       | 14       | 15         |
| 0x15AC                                            | CTRL_CORE_PAD_<br>SPI2_D0    | R7     | spi2_d0    | uart3_rtsn            |           | timer1   |           |             |        |            |             |             |          |          |          | gpio4_7  | sysboot7   |
| 0x15B0                                            | CTRL_CORE_PAD_<br>SPI2_CS0   | L2     | spi2_cs0   | uart3_txd             | ehrpwm1B  | timer4   |           |             |        |            |             |             |          |          |          | gpio4_8  | Driver off |
| 0x15B8                                            | CTRL_CORE_PAD_<br>DCAN1_RX   | N6     | dcan1_rx   |                       |           |          |           |             |        |            |             |             |          |          |          | gpio4_10 | Driver off |
| 0x15C4                                            | CTRL_CORE_PAD_<br>DCAN1 TX   | N5     | dcan1_tx   |                       |           |          |           |             |        |            |             |             |          |          |          | gpio4_9  | Driver off |
| 0x15BC                                            | CTRL_CORE_PAD_<br>UART1 RXD  | F13    | uart1_rxd  |                       |           |          | spi4_d1   | qspi1_rtclk |        |            |             |             | gpmc_a12 |          | mcan_tx  | gpio4_13 | Driver off |
| 0x15C0                                            | CTRL_CORE_PAD_<br>UART1_TXD  | E14    | uart1_txd  |                       |           |          | spi4_d0   |             |        |            |             |             | gpmc_a13 |          | mcan_rx  | gpio4_14 | Driver off |
| 0x15C4                                            | CTRL_CORE_PAD_<br>UART1 CTSN | F14    | uart1_ctsn | xref_clk1             | uart3_rxd | gpmc_a16 | spi4_sclk | spi1_cs2    | timer3 | ehrpwm1_sy | clkout0     | vin2a_hsync | gpmc_a12 | gpmc_clk | dcan1_tx | gpio4_15 | Driver off |
| 0x15C8                                            | CTRL_CORE_PAD_<br>UART1 RTSN | C14    | uart1_rtsn |                       | uart3_txd | gpmc_a17 | spi4_cs0  | spi1_cs3    | timer4 | ehrpwm1_sy | qspi1_rtclk | vin2a_vsync | gpmc_a13 |          | dcan1_rx | gpio4_16 | Driver off |
| 0x15CC                                            | CTRL_CORE_PAD_<br>UART2_RXD  | D14    | uart2_rxd  |                       |           |          | spi3_d1   |             | timer1 | ehrpwm1A   |             |             | gpmc_clk | gpmc_a12 | dcan1_tx | gpio4_17 | Driver off |
| 0x15D0                                            | CTRL_CORE_PAD_<br>UART2_TXD  | D15    | uart2_txd  |                       |           |          | spi3_d0   |             | timer2 | ehrpwm1B   |             |             |          | gpmc_a13 | dcan1_rx | gpio4_18 | Driver off |
| 0x15D4                                            | CTRL_CORE_PAD_<br>UART2_CTSN | F15    | uart2_ctsn |                       | xref_clk1 | gpmc_a18 | spi3_sclk | qspi1_cs1   | timer7 |            |             | vin2a_hsync | gpmc_clk |          | mcan_tx  | gpio4_19 | Driver off |
| 0x15D8                                            | CTRL_CORE_PAD_<br>UART2_RTSN | F16    | uart2_rtsn | eCAP1_in_F<br>WM1_out | o o       | gpmc_a19 | spi3_cs0  |             | timer8 |            |             | vin2a_vsync |          |          | mcan_rx  | gpio4_20 | Driver off |
| 0x15DC                                            | CTRL_CORE_PAD_<br>I2C1_SDA   | L4     | i2c1_sda   |                       |           |          |           |             |        |            |             |             |          |          |          |          |            |
| 0x15E0                                            | CTRL_CORE_PAD_<br>I2C1_SCL   | L3     | i2c1_scl   |                       |           |          |           |             |        |            |             |             |          |          |          |          |            |
| 0x15E4                                            | CTRL_CORE_PAD_<br>I2C2_SDA   | L5     | i2c2_sda   |                       |           |          |           |             |        |            |             |             |          |          |          |          |            |
| 0x15E8                                            | CTRL_CORE_PAD_<br>I2C2_SCL   | L6     | i2c2_scl   |                       |           |          |           |             |        |            |             |             |          |          |          |          |            |
| 0x15EC                                            | CTRL_CORE_PAD_<br>TMS        | J3     | tms        |                       |           |          |           |             |        |            |             |             |          |          |          |          |            |
| 0x15F0                                            | CTRL_CORE_PAD_<br>TDI        | J1     | tdi        |                       |           |          |           |             |        |            |             |             |          |          |          | gpio4_25 | Driver off |
| 0x15F4                                            | CTRL_CORE_PAD_<br>TDO        | J4     | tdo        |                       |           |          |           |             |        |            |             |             |          |          |          | gpio4_26 | Driver off |
| 0x15F8                                            | CTRL_CORE_PAD_<br>TCLK       | J2     | tclk       |                       |           |          |           |             |        |            |             |             |          |          |          |          |            |
| 0x15FC                                            | CTRL_CORE_PAD_<br>TRSTN      | J5     | trstn      |                       |           |          |           |             |        |            |             |             |          |          |          |          |            |
| 0x1600                                            | CTRL_CORE_PAD_<br>RTCK       | J6     | rtck       |                       |           |          |           |             |        |            |             |             |          |          |          | gpio4_27 | Driver off |
| 0x1604                                            | CTRL_CORE_PAD_<br>EMU0       | H1     | emu0       |                       |           |          |           |             |        |            |             |             |          |          |          | gpio4_28 | Driver off |
| 0x1608                                            | CTRL_CORE_PAD_<br>EMU1       | H2     | emu1       |                       |           |          |           |             |        |            |             |             |          |          |          | gpio4_29 | Driver off |

# Table 4-28. Pin Multiplexing (continued)

| ADDDESS | ADDRESS REGISTER NAME   BALL   MUXMODE[1   1   2   3   4   5   6   6 |        |         |   |   |   |   |   | DE[15:0] SE | ETTINGS |   |   |    |    |    |    |    |
|---------|----------------------------------------------------------------------|--------|---------|---|---|---|---|---|-------------|---------|---|---|----|----|----|----|----|
| ADDRESS | REGISTER NAME                                                        | NUMBER | 0       | 1 | 2 | 3 | 4 | 5 | 6           | 7       | 8 | 9 | 10 | 11 | 12 | 14 | 15 |
|         | CTRL_CORE_PAD_<br>RESETN                                             | G4     | resetn  |   |   |   |   |   |             |         |   |   |    |    |    |    |    |
| 0x1610  | CTRL_CORE_PAD_<br>NMIN                                               | G5     | nmin    |   |   |   |   |   |             |         |   |   |    |    |    |    |    |
|         | CTRL_CORE_PAD_<br>RSTOUTN                                            | F4     | rstoutn |   |   |   |   |   |             |         |   |   |    |    |    |    |    |

1. NA in table stands for Not Applicable.



## 4.5 Connections for Unused Pins

This section describes the connection requirements of the unused and reserved balls.

#### **NOTE**

The following balls are reserved: A2 / F6 / A21 / B1

These balls must be left unconnected.

## **NOTE**

All unused power supply balls must be supplied with the voltages specified in the Section 5.4, *Recommended Operating Conditions*, unless alternative tie-off options are included in Section 4.3, *Signal Descriptions*.

## Table 4-29. Unused Balls Specific Connection Requirements

| Balls                                                               | Connection Requirements                                                                                     |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| B21 / E22 / J5 / AA10 / AA5 / AA20 / W1 / T21                       | These balls must be connected to GND through an external pull resistor if unused                            |
| J2 / G5 / G4 / L3 / L4 / AB10 / J3 / AB5 / Y20 / W2 / T22 / L6 / L5 | These balls must be connected to the corresponding power supply through an external pull resistor if unused |
| M19 / M20 / M21 / M22 / N22 / N21 / P19 / P18 / P20                 | These balls must be connected together to GND through a single external 10k-ohm resistor if unused.         |

#### **NOTE**

All other unused signal balls **with** a Pad Configuration Register can be left unconnected with their internal pullup or pulldown resistor enabled.

#### **NOTE**

All other unused signal balls without Pad Configuration Register can be left unconnected.



## 5 Specifications

## **NOTE**

For more information, see Power, Reset and Clock Management / PRCM Subsystem Environment / External Voltage Inputs or Initialization / Preinitialization / Power Requirements section of the Device TRM.

#### **NOTE**

The index number 1 which is part of the EMIF1 signal prefixes (ddr1\_\*) listed in Section 4.3.8, *EMIF*, column "SIGNAL NAME" are not to be confused with DDR1 type of SDRAM memories.

#### **NOTE**

Audio Back End (ABE) module is not supported for this family of devices, but "ABE" name is still present in some clock or DPLL names.

#### **CAUTION**

All IO Cells are NOT Fail-safe compliant and should not be externally driven in absence of their IO supply.



## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                                                       | PARAMETER <sup>(3)</sup>                                                    |                                                                                         | MIN  | MAX              | UNIT |
|-------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------------------|------|
| V <sub>SUPPLY</sub> (Steady-State)                    | Supply Voltage Ranges (Steady-                                              | Core (vdd, vdd_dspeve)                                                                  | -0.3 | 1.5              | V    |
|                                                       | State)                                                                      | Analog (vdda_per, vdda_ddr_dsp, vdda_gmac_core, vdda_osc, vdda_csi, vdda_dac, vdda_adc) | -0.3 | 2.0              | V    |
|                                                       |                                                                             | vdds_ddr1, vdds_ddr2, vdds_ddr3 (1.35V mode)                                            | -0.3 | 1.65             | V    |
|                                                       |                                                                             | vdds_ddr1, vdds_ddr2, vdds_ddr3<br>(1.5V mode)                                          | -0.3 | 1.8              | V    |
|                                                       |                                                                             | vdds_ddr1, vdds_ddr2, vdds_ddr3 (1.8V mode)                                             | -0.3 | 2.1              | V    |
|                                                       |                                                                             | vdds18v, vdds18v_ddr1,<br>vdds18v_ddr2, vdds18v_ddr3                                    | -0.3 | 2.1              | V    |
|                                                       |                                                                             | vddshv1-6 (1.8V mode)                                                                   | -0.3 | 2.1              | V    |
|                                                       |                                                                             | vddshv1-6 (3.3V mode)                                                                   | -0.3 | 3.8              | V    |
| V <sub>IO</sub> (Steady-State)                        | Input and Output Voltage Ranges                                             | Core I/Os                                                                               | -0.3 | 1.5              | V    |
|                                                       | (Steady-State)                                                              | Analog I/Os                                                                             | -0.3 | 2.0              | V    |
|                                                       |                                                                             | I/O 1.35V                                                                               | -0.3 | 1.65             | V    |
|                                                       |                                                                             | I/O 1.5V                                                                                | -0.3 | 1.8              | V    |
|                                                       |                                                                             | 1.8V I/Os                                                                               | -0.3 | 2.1              | V    |
|                                                       |                                                                             | 3.3V I/Os                                                                               | -0.3 | 3.8              | V    |
| SR                                                    | Maximum slew rate, all supplies                                             |                                                                                         |      | 10 <sup>5</sup>  | V/s  |
| V <sub>IO</sub> (Transient Overshoot /<br>Undershoot) | Input and Output Voltage Ranges (To Note: valid for up to 20% of the signal |                                                                                         |      | 0.2×VDD          | V    |
| T <sub>J</sub>                                        | Operating junction temperature range                                        | e Automotive                                                                            | -40  | +125             | °C   |
| T <sub>STG</sub>                                      | Storage temperature range after solo                                        | lered onto PC Board                                                                     | -55  | +150             | °C   |
| Latch-up I-Test                                       | I-test <sup>(5)</sup> , All I/Os (if different levels the                   | en one line per level)                                                                  | -100 | 100              | mA   |
| Latch-up OV-Test                                      | Over-voltage Test <sup>(6)</sup> , All supplies (if o                       | different levels then one line per level)                                               | N/A  | 1.5×Vsup ply max | V    |

<sup>(1)</sup> Stresses beyond those listed as absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Section 5.4, Recommended Operating Conditions, is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

- (2) All voltage values are with respect to VSS, unless otherwise noted.
- (3) See I/Os supplied by this power pin in Table 4-1 Ball Characteristics.
- (4) VDD is the voltage on the corresponding power-supply pin(s) for the IO.
- (5) Per JEDEC JESD78 at 125°C with specified I/O pin injection current and clamp voltage of 1.5 times maximum recommended I/O voltage and negative 0.5 times maximum recommended I/O voltage.
- (6) Per JEDEC JESD78 at 125°C.

## 5.2 ESD Ratings

|                                          |                                              |                                     | VALUE | UNIT |
|------------------------------------------|----------------------------------------------|-------------------------------------|-------|------|
|                                          | Human-Body model (HBM), per AEC Q100         | )-002 <sup>(1)</sup>                | ±1000 |      |
| V <sub>ESD</sub> Electrostatic discharge | Channel devices model (CDM) man AFC          | All pins                            | ±250  | V    |
| VESD Elocitostatio discribinge           | Charged-device model (CDM), per AEC Q100-011 | Corner pins (A1,<br>AB1, A22, AB22) | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 5.3 Power on Hour (POH) Limits

| IP  | Duty Cycle | Voltage Domain | Voltage (V) (max) | Frequency (MHz)<br>(max) | Tj(°C)                            | РОН   |
|-----|------------|----------------|-------------------|--------------------------|-----------------------------------|-------|
| All | 100%       | All            | All Sup           | port OPPs                | Automotive Profile <sup>(1)</sup> | 20000 |



# Power on Hour (POH) Limits (continued)

- (1) Automotive profile is defined as 20000 power on hours with junction temperature as follows: 5%@-40°C, 65%@70°C, 20%@110°C, 10%@125°C.
- (2) The information in this section is provided solely for your convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products.
- (3) POH is a functional of voltage, temperature and time. Usage at higher voltages and temperatures will result in a reduction in POH to achieve the same reliability performance. For assessment of alternate use cases, contact your local TI representative.



# 5.4 Recommended Operating Conditions

| PARAMETER          | DESCRIPTION                                               | ON             | MIN <sup>(2)</sup> | NOM    | MAX DC (3) | MAX (2) | UNIT                |
|--------------------|-----------------------------------------------------------|----------------|--------------------|--------|------------|---------|---------------------|
| Input Power Supply | Voltage Range                                             |                |                    |        |            |         |                     |
| vdd                | Core voltage domain sup                                   | pply           |                    | See Se | ction 5.5  |         | V                   |
| vdd_dspeve         | DSP-EVE voltage domai                                     | n supply       |                    | See Se | ction 5.5  |         | V                   |
| vdda_per           | PER PLL and PER HSD analog power supply                   | VIDER          | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdda_ddr_dsp       | EVE PLL, DPLL_DDR ar HSDIVIDER analog power               |                | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdda_gmac_core     | GMAC PLL, GMAC HSD DPLL_CORE and CORE analog power supply |                | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdda_osc           | I/O supply for oscillator s                               | ection         | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdda_csi           | CSI analog power supply                                   | ,              | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdda_dac           | DAC analog power supp                                     | у              | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdda_adc           | ADC analog power supp                                     | у              | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdds18v            | 1.8V power supply and F bias supply                       | ower Group     | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdds18v_ddr1       | 1.8v bias supply for Byte ECC Byte, Addr Cmd              | 0, Byte2,      | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdds18v_ddr2       | 1.8v bias supply for Addr                                 | Cmd            | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdds18v_ddr3       | 1.8v bias supply for Byte                                 | 1, Byte3       | 1.71               | 1.80   | 1.836      | 1.89    | V                   |
|                    | Maximum noise (peak-pe                                    | eak)           |                    | 50     |            |         | $mV_{PPmax}$        |
| vdds_ddr1          | EMIF power supply (1.8V for DDR2 mode /                   | 1.35-V<br>Mode | 1.28               | 1.35   | 1.377      | 1.42    | V                   |
|                    | 1.5V for DDR3 mode /<br>1.35V DDR3L mode)                 | 1.5-V Mode     | 1.43               | 1.50   | 1.53       | 1.57    |                     |
|                    |                                                           | 1.8-V Mode     | 1.71               | 1.80   | 1.836      | 1.89    |                     |
|                    | Maximum noise (peak-<br>peak)                             | 1.35-V<br>Mode |                    | 50     |            |         | mV <sub>PPmax</sub> |
|                    |                                                           | 1.5-V Mode     |                    |        |            |         |                     |
|                    |                                                           | 1.8-V Mode     |                    |        |            |         |                     |
| vdds_ddr2          | EMIF power supply (1.8V for DDR2 mode /                   | 1.35-V<br>Mode | 1.28               | 1.35   | 1.377      | 1.42    | V                   |
|                    | 1.5V for DDR3 mode /<br>1.35V DDR3L mode)                 | 1.5-V Mode     | 1.43               | 1.50   | 1.53       | 1.57    |                     |
|                    |                                                           | 1.8-V Mode     | 1.71               | 1.80   | 1.836      | 1.89    |                     |
|                    | Maximum noise (peak-<br>peak)                             | 1.35-V<br>Mode |                    | 50     |            |         | mV <sub>PPmax</sub> |
|                    |                                                           | 1.5-V Mode     |                    |        |            |         |                     |
|                    |                                                           | 1.8-V Mode     |                    |        |            |         |                     |



# **Recommended Operating Conditions (continued)**

| PARAMETER                     | DESCRIPTIO                                                        | N              | MIN <sup>(2)</sup> | NOM  | MAX DC (3) | MAX (2) | UNIT                                    |
|-------------------------------|-------------------------------------------------------------------|----------------|--------------------|------|------------|---------|-----------------------------------------|
| vdds_ddr3                     | EMIF power supply (1.8V for DDR2 mode /                           | 1.35-V<br>Mode | 1.28               | 1.35 | 1.377      | 1.42    | V                                       |
|                               | 1.5V for DDR3 mode /<br>1.35V DDR3L mode)                         | 1.5-V Mode     | 1.43               | 1.50 | 1.53       | 1.57    |                                         |
|                               | 1.00 V BBROE Mode)                                                | 1.8-V Mode     | 1.71               | 1.80 | 1.836      | 1.89    |                                         |
|                               | Maximum noise (peak-<br>peak)                                     | 1.35-V<br>Mode |                    | 50   |            |         | mV <sub>PPmax</sub>                     |
|                               |                                                                   | 1.5-V Mode     |                    |      |            |         |                                         |
|                               |                                                                   | 1.8-V Mode     |                    |      |            |         |                                         |
| vddshv1                       | Dual Voltage (1.8V or                                             | 1.8-V Mode     | 1.71               | 1.80 | 1.836      | 1.89    | V                                       |
|                               | 3.3V) power supply for<br>the GENERAL Power<br>Group pins         | 3.3-V Mode     | 3.135              | 3.30 | 3.366      | 3.465   |                                         |
|                               | Maximum noise (peak-                                              | 1.8-V Mode     |                    | 50   |            |         | $mV_{PPmax}$                            |
|                               | peak)                                                             | 3.3-V Mode     |                    |      |            |         |                                         |
| vddshv2                       | Dual Voltage (1.8V or                                             | 1.8-V Mode     | 1.71               | 1.80 | 1.836      | 1.89    | V                                       |
|                               | 3.3V) power supply for<br>the GPMC Power Group<br>pins            | 3.3-V Mode     | 3.135              | 3.30 | 3.366      | 3.465   |                                         |
|                               | Maximum noise (peak-                                              | 1.8-V Mode     |                    | 50   |            |         | $mV_{PPmax}$                            |
|                               | peak)                                                             | 3.3-V Mode     |                    |      |            |         | l i i i i i i i i i i i i i i i i i i i |
| vddshv3                       | Dual Voltage (1.8V or                                             | 1.8-V Mode     | 1.71               | 1.80 | 1.836      | 1.89    | V                                       |
|                               | 3.3V) power supply for<br>the UART1 and UART2<br>Power Group pins | 3.3-V Mode     | 3.135              | 3.30 | 3.366      | 3.465   |                                         |
|                               | Maximum noise (peak-                                              | 1.8-V Mode     |                    | 50   |            |         | $mV_{PPmax}$                            |
|                               | peak)                                                             | 3.3-V Mode     |                    |      |            |         | TTIIIAX                                 |
| vddshv4                       | Dual Voltage (1.8V or                                             | 1.8-V Mode     | 1.71               | 1.80 | 1.836      | 1.89    | V                                       |
|                               | 3.3V) power supply for<br>the RGMII Power Group<br>pins           | 3.3-V Mode     | 3.135              | 3.30 | 3.366      | 3.465   |                                         |
|                               | Maximum noise (peak-                                              | 1.8-V Mode     |                    | 50   |            |         | mV <sub>PPmax</sub>                     |
|                               | peak)                                                             | 3.3-V Mode     |                    |      |            |         |                                         |
| vddshv5                       | Dual Voltage (1.8V or                                             | 1.8-V Mode     | 1.71               | 1.80 | 1.836      | 1.89    | V                                       |
|                               | 3.3V) power supply for<br>the VIN1 Power Group<br>pins            | 3.3-V Mode     | 3.135              | 3.30 | 3.366      | 3.465   |                                         |
|                               | Maximum noise (peak-                                              | 1.8-V Mode     |                    | 50   |            |         | $mV_{PPmax}$                            |
|                               | peak)                                                             | 3.3-V Mode     |                    |      |            |         | l i iiidx                               |
| vddshv6                       | Dual Voltage (1.8V or                                             | 1.8-V Mode     | 1.71               | 1.80 | 1.836      | 1.89    | V                                       |
|                               | 3.3V) power supply for<br>the VOUT1 Power<br>Group pins           | 3.3-V Mode     | 3.135              | 3.30 | 3.366      | 3.465   |                                         |
|                               | Maximum noise (peak-                                              | 1.8-V Mode     |                    | 50   |            |         | $mV_{PPmax}$                            |
|                               | peak)                                                             | 3.3-V Mode     |                    |      |            |         | l i i i i i i i i i i i i i i i i i i i |
| VSS                           | Ground supply                                                     |                |                    |      | 0          |         | V                                       |
| vssa_osc0                     | OSC0 analog ground                                                |                |                    |      | 0          |         | V                                       |
| vssa_osc1                     | OSC1 analog ground                                                |                |                    | 1    | 0          |         | V                                       |
| vssa_csi                      | CSI analog ground supply                                          | /              |                    | 1    | 0          |         | V                                       |
| vssa_dac                      | DAC analog ground supp                                            |                |                    |      | 0          |         | V                                       |
| vssa_adc                      | ADC analog ground supp                                            | ly             |                    |      | 0          |         | V                                       |
| T <sub>J</sub> <sup>(1)</sup> | Operating junction temperature range                              | Automotive     | -40                |      |            | 125     | °C                                      |

<sup>(1)</sup> Refer to Power on Hours table for limitations.



## Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)

- (2) The voltage at the device ball should never be below the MIN voltage or above the MAX voltage for any amount of time. This requirement includes dynamic voltage events such as AC ripple, voltage transients, voltage dips, etc.
- (3) The DC voltage at the device ball should never be above the MAX DC voltage to avoid impact on device reliability and lifetime POH (Power-On-Hours). The MAX DC voltage is defined as the highest allowed DC regulated voltage, without transients, seen at the ball.
- (4) Logic functions and parameter values are not assured out of the range specified in the recommended operating conditions.

#### 5.5 Operating Performance Points

This section describes the operating conditions of the device. This section also contains the description of each OPP (operating performance point) for processor clocks and device core clocks.

Table 5-1 describes the maximum supported frequency per speed grade for the devices.

**Table 5-1. Speed Grade Maximum Frequency** 

| Device Speed |     | Maximum frequency (MHz) |       |       |      |                |               |               |    |  |  |  |
|--------------|-----|-------------------------|-------|-------|------|----------------|---------------|---------------|----|--|--|--|
|              | DSP | EVE                     | IPU   | ISS   | DDR2 | LPDDR2         | ADC           |               |    |  |  |  |
| DM505xxR     | 745 | 667                     | 212.8 | 212.8 | 266  | 532 (DDR-1066) | 400 (DDR-800) | 333 (DDR-667) | 20 |  |  |  |

## 5.5.1 AVS Requirements

Adaptive Voltage Scaling (AVS) is required on most of the vdd\_\* supplies as defined in Table 5-2.

Table 5-2. AVS Requirements per vdd\_\* Supply

| Supply     | AVS Required?     |
|------------|-------------------|
| vdd        | Yes, for all OPPs |
| vdd_dspeve | Yes, for all OPPs |

## 5.5.2 Voltage And Core Clock Specifications

Table 5-3 shows the recommended OPP per voltage domain.

**Table 5-3. Voltage Domains Operating Performance Points** 

| DOMAIN           | CONDITION                           |                                 | OPP_NOM        | 1       |                                 | OPP_OD         |                            |                                 | OPF                   | _HIGH                                 |                            |  |
|------------------|-------------------------------------|---------------------------------|----------------|---------|---------------------------------|----------------|----------------------------|---------------------------------|-----------------------|---------------------------------------|----------------------------|--|
| DOMAIN           | CONDITION                           | MIN (2)                         | NOM (1)        | MAX (2) | MIN (2)                         | NOM (1)        | MAX (2)                    | MIN <sup>(2)</sup>              | NOM (1)               | MAX DC (3)                            | MAX (2)                    |  |
|                  | BOOT (Before<br>AVS is enabled)     | 1.02                            | 1.06           | 1.11    | N                               | Not Applicable |                            |                                 | Not Applicable        |                                       |                            |  |
| VD_CORE (V)      | After AVS is enabled <sup>(4)</sup> | AVS<br>Voltage<br>(5) _<br>3.5% | AVS<br>Voltage | 1.11    | N                               | ot Applicat    | ole                        | Not Applicable                  |                       |                                       |                            |  |
| VD Debeve        | BOOT (Before<br>AVS is enabled)     | 1.02                            | 1.06           | 1.11    | N                               | ot Applicat    | ole                        |                                 | Not A                 | pplicable                             |                            |  |
| VD_DSPEVE<br>(V) | After AVS is enabled <sup>(4)</sup> | AVS<br>Voltage<br>(5) _<br>3.5% | AVS<br>Voltage | 1.11    | AVS<br>Voltage<br>(5) _<br>3.5% | AVS<br>Voltage | AVS<br>Voltage<br>(5) + 5% | AVS<br>Voltage<br>(5) _<br>3.5% | AVS<br>Voltage<br>(5) | AVS<br>Voltage <sup>(5)</sup><br>+ 2% | AVS<br>Voltage<br>(5) + 5% |  |



- (1) In a typical implementation, the power supply should target the NOM voltage.
- (2) The voltage at the device ball should never be below the MIN voltage or above the MAX voltage for any amount of time. This requirement includes dynamic voltage events such as AC ripple, voltage transients, voltage dips, etc.
- (3) The DC voltage at the device ball should never be above the MAX DC voltage to avoid impact on device reliability and lifetime POH (Power-On-Hours). The MAX DC voltage is defined as the highest allowed DC regulated voltage, without transients, seen at the ball.
- (4) For all OPPs, AVS must be enabled to avoid impact on device reliability, lifetime POH (Power-On-Hours), and device power.
- (5) The AVS voltages are device-dependent, voltage domain-dependent, and OPP-dependent. They must be read from the STD\_FUSE\_OPP. For information about STD\_FUSE\_OPP Registers address, please refer to Control Module Section of the TRM. The power supply should be adjustable over the following ranges for each required OPP:
  - OPP\_NOM: 0.85V 1.06V
  - OPP\_OD: 0.94V 1.15V
  - OPP\_HIGH: 1.05V 1.25V

The AVS Voltages will be within the above specified ranges.

Table 5-4 describes the standard processor clocks speed characteristics vs OPP of the device.

Table 5-4. Supported OPP vs Max Frequency<sup>(2)</sup>

| DESCRIPTION   | OPP_NOM         | OPP_OD          | OPP_HIGH        |
|---------------|-----------------|-----------------|-----------------|
|               | Max Freq. (MHz) | Max Freq. (MHz) | Max Freq. (MHz) |
| VD_DSPEVE     |                 |                 |                 |
| DSP_CLK       | 500             | 709             | 745             |
| EVE_FCLK      | 500             | 667             | 667             |
| VD_CORE       | •               | •               | •               |
| CORE_IPU1_CLK | 212.8           | N/A             | N/A             |
| ISS           | 212.8           | N/A             | N/A             |
| L3_CLK        | 266             | N/A             | N/A             |
| DDR3 / DDR3L  | 532 (DDR-1066)  | N/A             | N/A             |
| DDR2          | 400 (DDR-800)   | N/A             | N/A             |
| LPPDR2        | 333 (DDR-667)   | N/A             | N/A             |
| ADC           | 20              | N/A             | N/A             |

<sup>(1)</sup> N/A in this table stands for Not Applicable.

#### 5.5.3 Maximum Supported Frequency

Device modules either receive their clock directly from an external clock input, directly from a PLL, or from a PRCM. Table 5-5 lists the clock source options for each module on this device, along with the maximum frequency that module can accept. To ensure proper module functionality, the device PLLs and dividers must be programmed not to exceed the maximum frequencies listed in this table.

<sup>(2)</sup> Maximum supported frequency is limited according to the Device Speed Grade (see Table 5-1).



**Table 5-5. Maximum Supported Frequency** 

|                      | Modul                | e          |                             | Clock Sources           |                                     |                            |  |
|----------------------|----------------------|------------|-----------------------------|-------------------------|-------------------------------------|----------------------------|--|
| Instance Name        | Input Clock Name     | Clock Type | Max. Clock<br>Allowed (MHz) | PRCM Clock<br>Name      | PLL / OSC /<br>Source Clock<br>Name | PLL / OSC /<br>Source Name |  |
| ADC                  | OCP_CLK              | Int        | 133                         | L4PER2_L3_GICL<br>K     | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                      | ADC_CLK              | Func       | 20                          | ADC_CLK                 | SYS_CLK1                            | OSC0                       |  |
|                      |                      |            |                             |                         | SYS_CLK2                            | OSC1                       |  |
|                      |                      |            |                             |                         | XREF_CLK0                           | xref_clk0                  |  |
| CSI2                 | SCPCLK               | Int & Func | 106.4                       | ISS_MAIN_FCLK           | CORE_ISS_MAIN_<br>CLK               | DPLL_CORE                  |  |
| COUNTER_32K          | COUNTER_32K_F<br>CLK | Func       | 0.032                       | FUNC_32K_CLK            | SYS_CLK1/610                        | OSC0                       |  |
|                      | COUNTER_32K_I<br>CLK | Int        | 38.4                        | WKUPAON_GICL<br>K       | SYS_CLK1                            | OSC0                       |  |
| CTRL_MODULE_         | L3INSTR_TS_GCL       | Int        | 5                           | L3INSTR_TS_GCL          | SYS_CLK1                            | OSC0                       |  |
| BANDGAP              | K                    |            |                             | K                       | ABE_LP_CLK                          | DPLL_DDR                   |  |
| CTRL_MODULE_<br>CORE | L4CFG_L4_GICLK       | Int        | 133                         | L4_ICLK                 | CORE_X2_CLK                         | DPLL_CORE                  |  |
| CTRL_MODULE_         | WKUPAON_GICL         | Int        | 38.4                        | WKUPAON_GICL            | SYS_CLK1                            | OSC0                       |  |
| WKUP                 | K                    |            |                             | K                       | ABE_LP_CLK                          | DPLL_DDR                   |  |
| DCAN1                | DCAN1_FCLK           | Func       | 20                          | DCAN1_SYS_CLK           | SYS_CLK1                            | OSC0                       |  |
|                      |                      |            |                             |                         | SYS_CLK2                            | OSC1                       |  |
|                      | DCAN1_ICLK           | Int        | 133                         | WKUPAON_GICL            | SYS_CLK1                            | OSC0                       |  |
|                      |                      |            |                             | K                       | ABE_LP_CLK                          | DPLL_DDR                   |  |
| MCAN                 | MCAN_FCLK            | Func       | 80                          | MCAN_CLK                | MCAN_CLK                            | DPLL_GMAC_DSP              |  |
|                      | MCAN_ICLK            | Int        | 133                         | L4PER2_L3_GICL<br>K     | CORE_X2_CLK                         | DPLL_CORE                  |  |
| DLL                  | EMIF_DLL_FCLK        | Func       | 266                         | EMIF_DLL_GCLK           | EMIF_DLL_GCLK                       | DPLL_DDR                   |  |
| DSP1                 | DSP1_FICLK           | Int & Func | DSP_CLK                     | DSP1_GFCLK              | DSP_GFCLK                           | DPLL_EVE_VID_D<br>SP       |  |
|                      |                      |            |                             |                         |                                     | DPLL_CORE                  |  |
|                      |                      |            |                             |                         |                                     | DPLL_GMAC_DSP              |  |
| DSP2                 | DSP2_FICLK           | Int & Func | DSP_CLK                     | DSP2_GFCLK              | DSP_GFCLK                           | DPLL_EVE_VID_D<br>SP       |  |
|                      |                      |            |                             |                         |                                     | DPLL_CORE                  |  |
|                      |                      |            |                             |                         |                                     | DPLL_GMAC_DSP              |  |
| DSS                  | DSS_FCK_CLK          | Int & Func | 192                         | DSS_GFCLK               | DSS_GFCLK                           | DPLL_PER                   |  |
|                      | DSS_VP_CLK           | Func       | 165                         | VID_PIX_CLK             | VID_PIX_CLK                         | DPLL_EVE_VID_D<br>SP       |  |
| DSS DISPC            | DISPC_FCK_CLK        | Int & Func | 192                         | DSS_GFCLK               | DSS_GFCLK                           | DPLL_PER                   |  |
|                      | DISPC_CLK1           | Int        | 165                         | VID_PIX_CLK             | VID_PIX_CLK                         | DPLL_EVE_VID_D<br>SP       |  |
| EFUSE_CTRL_C<br>UST  | ocp_clk              | Int        | 133                         | CUSTEFUSE_L4_<br>GICLK  | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                      | sys_clk              | Func       | 38.4                        | CUSTEFUSE_SYS<br>_GFCLK | SYS_CLK1                            | OSC0                       |  |
| ELM                  | ELM_ICLK             | Int        | 133                         | L4PER_L3_GICLK          | CORE_X2_CLK                         | DPLL_CORE                  |  |
| EMIF_OCP_FW          | L3_CLK               | Int        | 266                         | EMIF_L3_GICLK           | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                      | L4_CLKEN             | Int        | 133                         | EMIF_L4_GICLK           | CORE_X2_CLK                         | DPLL_CORE                  |  |
| EMIF_PHY             | EMIF_PHY_FCLK        | Func       | DDR                         | EMIF_PHY_GCLK           | EMIF_PHY_GCLK                       | DPLL_DDR                   |  |
|                      | EMIF_DLL_FCLK        | Int        | 266                         | EMIF_DLL_GCLK           | -                                   | DPLL_DDR                   |  |



**Table 5-5. Maximum Supported Frequency (continued)** 

|                    | Module           |            |                             | Clock Sources         |                                     |                            |  |
|--------------------|------------------|------------|-----------------------------|-----------------------|-------------------------------------|----------------------------|--|
| Instance Name      | Input Clock Name | Clock Type | Max. Clock<br>Allowed (MHz) | PRCM Clock<br>Name    | PLL / OSC /<br>Source Clock<br>Name | PLL / OSC /<br>Source Name |  |
| EMIF               | EMIF_ICLK        | Int        | 266                         | EMIF_L3_GICLK         | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                    | EMIF_L3_ICLK     | Int        | 266                         | L3_EOCP_GICLK         | -                                   | -                          |  |
|                    | EMIF_FICLK       | Func       | DDR/2                       | EMIF_PHY_GCLK/        | EMIF_PHY_GCLK                       | DPLL_DDR                   |  |
| EVE                | EVE_FCLK         | Func       | EVE_FCLK                    | EVE_CLK               | EVE_GCLK                            | DPLL_CORE                  |  |
|                    |                  |            |                             |                       |                                     | DPLL_GMAC_DSP              |  |
|                    |                  |            |                             |                       | EVE_GFCLK                           | DPLL_EVE_VID_D<br>SP       |  |
| GMAC_SW            | CPTS_RFT_CLK     | Func       | 266                         | GMAC_RFT_CLK          | L3_ICLK                             | DPLL_CORE                  |  |
|                    |                  |            |                             |                       | SYS_CLK1                            | OSC0                       |  |
|                    | MAIN_CLK         | Int        | 125                         | GMAC_MAIN_CLK         | GMAC_250M_CLK                       | DPLL_GMAC_DSP              |  |
|                    | MHZ_250_CLK      | Func       | 250                         | GMII_250MHZ_CL<br>K   | GMII_250MHZ_CL<br>K                 | DPLL_GMAC_DSP              |  |
|                    | MHZ_5_CLK        | Func       | 5                           | RGMII_5MHZ_CLK        | RMII_50MHZ_CLK<br>/10               | DPLL_GMAC_DSP              |  |
|                    | MHZ_50_CLK       | Func       | 50                          | RMII_50MHZ_CLK        | GMAC_RMII_HS_<br>CLK                | DPLL_GMAC_DSP              |  |
| GPIO1              | GPIO1_ICLK       | Int        | 38.4                        | WKUPAON_GICL<br>K     | SYS_CLK1                            | OSC0                       |  |
|                    | GPIO1_DBCLK      | Func       | 0.032                       | WKUPAON_32K_<br>GFCLK | SYS_CLK1/610                        | OSC0                       |  |
| GPIO2              | GPIO2_ICLK       | Int        | 133                         | L4PER_L3_GICLK        | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                    | GPIO2_DBCLK      | Func       | 0.032                       | FUNC_32K_CLK          | SYS_CLK1/610                        | OSC0                       |  |
| GPIO3              | GPIO3_ICLK       | Int        | 133                         | L4PER_L3_GICLK        | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                    | GPIO3_DBCLK      | Func       | 0.032                       | FUNC_32K_CLK          | SYS_CLK1/610                        | OSC0                       |  |
| GPIO4              | GPIO4_ICLK       | Int        | 133                         | L4PER_L3_GICLK        | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                    | GPIO4_DBCLK      | Func       | 0.032                       | FUNC_32K_CLK          | SYS_CLK1/610                        | OSC0                       |  |
| GPMC               | GPMC_ICLK        | Int & Func | 266                         | L3MAIN1_L3_GIC<br>LK  | CORE_X2_CLK                         | DPLL_CORE                  |  |
| I2C1               | I2C1_ICLK        | Int        | 133                         | L4PER_L3_GICLK        | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                    | I2C1_FCLK        | Func       | 96                          | PER_96M_GFCLK         | FUNC_192M_CLK                       | DPLL_PER                   |  |
| 12C2               | I2C2_ICLK        | Int        | 133                         | L4PER_L3_GICLK        | CORE_X2_CLK                         | DPLL_CORE                  |  |
|                    | I2C2_FCLK        | Func       | 96                          | PER_96M_GFCLK         | FUNC_192M_CLK                       | DPLL_PER                   |  |
| IEEE1500_2_OC<br>P | PI_L3CLK         | Int & Func | 266                         | L3INIT_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |  |
| IPU1               | IPU1_GFCLK       | Int & Func | IPU_CLK                     | IPU1_GFCLK            | DPLL_ABE_X2_CL<br>K                 | DPLL_DDR                   |  |
|                    |                  |            |                             |                       | CORE_IPU_ISS_B<br>OOST_CLK          | DPLL_CORE                  |  |
| L3_INSTR           | L3_CLK           | Int        | L3_CLK                      | L3INSTR_L3_GICL<br>K  | CORE_X2_CLK                         | DPLL_CORE                  |  |
| L4_CFG             | L4_CFG_CLK       | Int        | 133                         | L4CFG_L3_GICLK        | CORE_X2_CLK                         | DPLL_CORE                  |  |
| L4_PER1            | L4_PER1_CLK      | Int        | 133                         | L4PER_L3_GICLK        | CORE_X2_CLK                         | DPLL_CORE                  |  |
| L4_PER2            | L4_PER2_CLK      | Int        | 133                         | L4PER2_L3_GICL<br>K   | CORE_X2_CLK                         | DPLL_CORE                  |  |
| L4_PER3            | L4_PER3_CLK      | Int        | 133                         | L4PER3_L3_GICL<br>K   | CORE_X2_CLK                         | DPLL_CORE                  |  |
| L4_WKUP            | L4_WKUP_CLK      | Int        | 38.4                        | WKUPAON_GICL          | SYS_CLK1                            | OSC0                       |  |
|                    |                  |            |                             | K                     | ABE_LP_CLK                          | DPLL_DDR                   |  |



Table 5-5. Maximum Supported Frequency (continued)

|               | Modul            | e          |                             | Clock Sources      |                                     |                                                                                                                                                                                                                                                                                                                                                          |            |
|---------------|------------------|------------|-----------------------------|--------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Instance Name | Input Clock Name | Clock Type | Max. Clock<br>Allowed (MHz) | PRCM Clock<br>Name | PLL / OSC /<br>Source Clock<br>Name | PLL / OSC /<br>Source Name                                                                                                                                                                                                                                                                                                                               |            |
| MAILBOX1      | MAILBOX1_FLCK    | Int        | 133                         | L4CFG_L3_GICLK     | CORE_X2_CLK                         | DPLL_CORE                                                                                                                                                                                                                                                                                                                                                |            |
| MAILBOX2      | MAILBOX2_FLCK    | Int        | 133                         | L4CFG_L3_GICLK     | CORE_X2_CLK                         | DPLL_CORE                                                                                                                                                                                                                                                                                                                                                |            |
| MCASP1        | MCASP1_AHCLK     | Func       | 50                          | MCASP1_AHCLK       | ABE_24M_GFCLK                       | DPLL_DDR                                                                                                                                                                                                                                                                                                                                                 |            |
|               | R                |            |                             | R                  | ABE_SYS_CLK                         | SYS_CLK1                                                                                                                                                                                                                                                                                                                                                 |            |
|               |                  |            |                             |                    | FUNC_24M_GFCL<br>K                  | DPLL_CORE DPLL_CORE DPLL_DDR SYS_CLK1 DPLL_PER  OSC0 Module ATL Module ATL Module ATL Module ATL COSC1 REF_CLKIN0 REF_CLKIN1 REF_CLKIN2 DPLL_DDR SYS_CLK1 DPLL_PER  OSC0 Module ATL Module ATL Module ATL OSC1 REF_CLKIN2 DPLL_DDR SYS_CLK1 DPLL_PER  OSC0 Module ATL COSC1 REF_CLKIN0 |            |
|               |                  |            |                             |                    | SYS_CLK1                            | OSC0                                                                                                                                                                                                                                                                                                                                                     |            |
|               |                  |            |                             |                    | ATL_CLK0                            | Module ATL                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | ATL_CLK1                            | Module ATL                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | ATL_CLK2                            | Module ATL                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | ATL_CLK3                            | Module ATL                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | SYS_CLK2                            | OSC1                                                                                                                                                                                                                                                                                                                                                     |            |
|               |                  |            |                             |                    | XREF_                               | XREF_CLK0                                                                                                                                                                                                                                                                                                                                                | REF_CLKIN0 |
|               |                  |            |                             |                    | XREF_CLK1                           | REF_CLKIN1                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | XREF_CLK2                           | REF_CLKIN2                                                                                                                                                                                                                                                                                                                                               |            |
|               | MCASP1_AHCLKX    | Func       | 50                          | MCASP1_AHCLKX      | ABE_24M_GFCLK                       | DPLL_DDR                                                                                                                                                                                                                                                                                                                                                 |            |
|               |                  |            |                             |                    | ABE_SYS_CLK                         | SYS_CLK1                                                                                                                                                                                                                                                                                                                                                 |            |
|               |                  |            |                             |                    | FUNC_24M_GFCL<br>K                  | DPLL_PER                                                                                                                                                                                                                                                                                                                                                 |            |
|               |                  |            |                             |                    | SYS_CLK1                            | OSC0                                                                                                                                                                                                                                                                                                                                                     |            |
|               |                  |            |                             |                    | ATL_CLK0                            | Module ATL                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | ATL_CLK1                            | Module ATL                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | ATL_CLK2                            | Module ATL                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | ATL_CLK3                            | Module ATL                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | SYS_CLK2                            | OSC1                                                                                                                                                                                                                                                                                                                                                     |            |
|               |                  |            |                             |                    | XREF_CLK0                           | REF_CLKIN0                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | XREF_CLK1                           | REF_CLKIN1                                                                                                                                                                                                                                                                                                                                               |            |
|               |                  |            |                             |                    | XREF_CLK2                           | REF_CLKIN2                                                                                                                                                                                                                                                                                                                                               |            |
|               | MCASP1_FCLK      | Func       | 133                         | MCASP1_AUX_GF      | L4_ICLK                             | DPLL_CORE                                                                                                                                                                                                                                                                                                                                                |            |
|               |                  |            |                             | CLK                | SYS_CLK1                            | OSC0                                                                                                                                                                                                                                                                                                                                                     |            |
|               | MCASP1_ICLK      | Int        | 266                         | IPU_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                                                                                                                                                                                                                                                                                                                                                |            |



# Table 5-5. Maximum Supported Frequency (continued)

|               | Modul                             | е             |                             |                     | Clock Sources                       |                            |
|---------------|-----------------------------------|---------------|-----------------------------|---------------------|-------------------------------------|----------------------------|
| Instance Name | Input Clock Name                  | Clock Type    | Max. Clock<br>Allowed (MHz) | PRCM Clock<br>Name  | PLL / OSC /<br>Source Clock<br>Name | PLL / OSC /<br>Source Name |
| MCASP2        | MCASP2_AHCLK                      | Func          | 50                          | MCASP6_AHCLK        | ABE_24M_GFCLK                       | DPLL_DDR                   |
|               | R                                 |               |                             | R                   | ABE_SYS_CLK                         | SYS_CLK1                   |
|               |                                   |               |                             |                     | FUNC_24M_GFCL<br>K                  | DPLL_PER                   |
|               |                                   |               |                             |                     | SYS_CLK1                            | OSC0                       |
|               |                                   |               |                             |                     | ATL_CLK0                            | Module ATL                 |
|               |                                   |               |                             |                     | ATL_CLK1                            | Module ATL                 |
|               |                                   |               |                             |                     | ATL_CLK2                            | Module ATL                 |
|               |                                   |               |                             |                     | ATL_CLK3                            | Module ATL                 |
|               |                                   |               |                             |                     | SYS_CLK2                            | OSC1                       |
|               |                                   |               |                             |                     | XREF_CLK0                           | REF_CLKIN0                 |
|               |                                   |               |                             |                     | XREF_CLK1                           | REF_CLKIN1                 |
|               |                                   |               |                             |                     | XREF_CLK2                           | REF_CLKIN2                 |
|               | MCASP2_AHCLKX Func 50 MCASP4_AHCL | MCASP4_AHCLKX | ABE_24M_GFCLK               | DPLL_DDR            |                                     |                            |
|               |                                   |               |                             |                     | ABE_SYS_CLK                         | SYS_CLK1                   |
|               |                                   |               |                             | FUNC_24M_GFCL<br>K  | DPLL_PER                            |                            |
|               |                                   |               |                             |                     | SYS_CLK1                            | OSC0                       |
|               |                                   |               |                             |                     | ATL_CLK0                            | Module ATL                 |
|               |                                   |               |                             |                     | ATL_CLK1                            | Module ATL                 |
|               |                                   |               |                             |                     | ATL_CLK2                            | Module ATL                 |
|               |                                   |               |                             |                     | ATL_CLK3                            | Module ATL                 |
|               |                                   |               |                             |                     | SYS_CLK2                            | OSC1                       |
|               |                                   |               |                             |                     | XREF_CLK0                           | REF_CLKIN0                 |
|               |                                   |               |                             |                     | XREF_CLK1                           | REF_CLKIN1                 |
|               |                                   |               |                             |                     | XREF_CLK2                           | REF_CLKIN2                 |
|               | MCASP2_FCLK                       | Func          | 133                         | MCASP4_AUX_GF       | L4_ICLK                             | DPLL_CORE                  |
|               |                                   |               |                             | CLK                 | SYS_CLK1                            | OSC0                       |
|               | MCASP2_ICLK                       | Int           | 133                         | L4PER2_L3_GICL<br>K | CORE_X2_CLK                         | DPLL_CORE                  |



Table 5-5. Maximum Supported Frequency (continued)

| Module        |                  |            |                             |                      | Clock Sources                       |                            |  |
|---------------|------------------|------------|-----------------------------|----------------------|-------------------------------------|----------------------------|--|
| Instance Name | Input Clock Name | Clock Type | Max. Clock<br>Allowed (MHz) | PRCM Clock<br>Name   | PLL / OSC /<br>Source Clock<br>Name | PLL / OSC /<br>Source Name |  |
| MCASP3        | MCASP3_AHCLK     | Func       | 50                          | MCASP7_AHCLK         | ABE_24M_GFCLK                       | DPLL_DDR                   |  |
|               | R                |            |                             | R                    | ABE_SYS_CLK                         | SYS_CLK1                   |  |
|               |                  |            |                             |                      | FUNC_24M_GFCL<br>K                  | DPLL_PER                   |  |
|               |                  |            |                             |                      | SYS_CLK1                            | OSC0                       |  |
|               |                  |            |                             |                      | ATL_CLK0                            | Module ATL                 |  |
|               |                  |            |                             |                      | ATL_CLK1                            | Module ATL                 |  |
|               |                  |            |                             |                      | ATL_CLK2                            | Module ATL                 |  |
|               |                  |            |                             |                      | ATL_CLK3                            | Module ATL                 |  |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |  |
|               |                  |            |                             |                      | XREF_CLK0                           | REF_CLKIN0                 |  |
|               |                  |            |                             |                      | XREF_CLK1                           | REF_CLKIN1                 |  |
|               |                  |            |                             |                      | XREF_CLK2                           | REF_CLKIN2                 |  |
|               | MCASP3_AHCLKX    | Func       | 50                          | MCASP5_AHCLKX        | ABE_24M_GFCLK                       | DPLL_DDR                   |  |
|               |                  |            |                             |                      | ABE_SYS_CLK                         | SYS_CLK1                   |  |
|               |                  |            |                             |                      | FUNC_24M_GFCL<br>K                  | DPLL_PER                   |  |
|               |                  |            |                             |                      | SYS_CLK1                            | OSC0                       |  |
|               |                  |            |                             |                      | ATL_CLK0                            | Module ATL                 |  |
|               |                  |            |                             |                      | ATL_CLK1                            | Module ATL                 |  |
|               |                  |            |                             |                      | ATL_CLK2                            | Module ATL                 |  |
|               |                  |            |                             |                      | ATL_CLK3                            | Module ATL                 |  |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |  |
|               |                  |            |                             |                      | XREF_CLK0                           | REF_CLKIN0                 |  |
|               |                  |            |                             |                      | XREF_CLK1                           | REF_CLKIN1                 |  |
|               |                  |            |                             |                      | XREF_CLK2                           | REF_CLKIN2                 |  |
|               | MCASP3_FCLK      | Func       | 133                         | MCASP5_AUX_GF        | L4_ICLK                             | DPLL_CORE                  |  |
|               |                  |            |                             | CLK                  | SYS_CLK1                            | OSC0                       |  |
|               | MCASP3_ICLK      | Int        | 133                         | L4PER2_L3_GICL<br>K  | CORE_X2_CLK                         | DPLL_CORE                  |  |
| McSPI1        | SPI1_ICLK        | Int        | 133                         | L4PER_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |  |
|               | SPI1_FCLK        | Func       | 48                          | PER_48M_GFCLK        | FUNC_192M_CLK                       | DPLL_PER                   |  |
| McSPI2        | SPI2_ICLK        | Int        | 133                         | L4PER_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |  |
|               | SPI2_FCLK        | Func       | 48                          | PER_48M_GFCLK        | FUNC_192M_CLK                       | DPLL_PER                   |  |
| McSPI3        | SPI3_ICLK        | Int        | 133                         | L4PER_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |  |
|               | SPI3_FCLK        | Func       | 48                          | PER_48M_GFCLK        | FUNC_192M_CLK                       | DPLL_PER                   |  |
| McSPI4        | SPI4_ICLK        | Int        | 133                         | L4PER_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |  |
|               | SPI4_FCLK        | Func       | 48                          | PER_48M_GFCLK        | FUNC_192M_CLK                       | DPLL_PER                   |  |
| MMC1          | MMC_CLK_32K      | Func       | 0.032                       | FUNC_32K_CLK         | SYS_CLK1/610                        | OSC0                       |  |
|               | MMC_FCLK         | Func       | 192                         | MMC4_GFCLK           | FUNC_192M_CLK                       | DPLL_PER                   |  |
|               |                  |            | 48                          |                      | FUNC_48M_FCLK                       | DPLL_PER                   |  |
|               | MMC_ICLK         | Int        | 133                         | L3INIT_L3_GICLK      | CORE_X2_CLK                         | DPLL_CORE                  |  |
| MMU_EDMA      | MMU_CLK          | Int        | 266                         | L3MAIN1_L3_GIC<br>LK | CORE_X2_CLK                         | DPLL_CORE                  |  |
| OCMC_RAM      | OCMC_L3_CLK      | Int        | 266                         | L3MAIN1_L3_GIC<br>LK | CORE_X2_CLK                         | DPLL_CORE                  |  |



Table 5-5. Maximum Supported Frequency (continued)

| Module        |                  |            |                             |                      | Clock Sources                       |                            |
|---------------|------------------|------------|-----------------------------|----------------------|-------------------------------------|----------------------------|
| Instance Name | Input Clock Name | Clock Type | Max. Clock<br>Allowed (MHz) | PRCM Clock<br>Name   | PLL / OSC /<br>Source Clock<br>Name | PLL / OSC /<br>Source Name |
| OCP_WP_NOC    | PICLKOCPL3       | Int        | 266                         | L3INSTR_L3_GICL<br>K | CORE_X2_CLK                         | DPLL_CORE                  |
| PWMSS1        | PWMSS1_GICLK     | Int & Func | 133                         | L4PER2_L3_GICL<br>K  | CORE_X2_CLK                         | DPLL_CORE                  |
| QSPI          | QSPI_ICLK        | Int        | 266                         | L4PER2_L3_GICL<br>K  | CORE_X2_CLK                         | DPLL_CORE                  |
|               | QSPI_FCLK        | Func       | 128                         | QSPI_GFCLK           | FUNC_128M_CLK                       | DPLL_PER                   |
|               |                  |            |                             |                      | PER_QSPI_CLK                        | DPLL_PER                   |
| SD_DAC        | CLKDAC           | Func       | 50                          | VID_PIX_CLK          | VID_PIX_CLK                         | DPLL_EVE_VID_D<br>SP       |
| SL2           | piclk            | Int        | IVA_GCLK                    | IVA_GCLK             | IVA_GFCLK                           | DPLL_IVA                   |
| SPINLOCK      | SPINLOCK_ICLK    | Int        | 133                         | L4CFG_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |
| TIMER1        | TIMER1_ICLK      | Int        | 133                         | WKUPAON_GICL         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             | K                    | ABE_LP_CLK                          | DPLL_DDR                   |
|               | TIMER1_FCLK      | Func       | 38.4                        | TIMER1_GFCLK         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             |                      | FUNC_32K_CLK                        | SYS_32K                    |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |
|               |                  |            |                             |                      | XREF_CLK0                           | xref_clk0                  |
|               |                  |            |                             |                      | XREF_CLK1                           | xref_clk1                  |
|               |                  |            |                             |                      | ABE_GICLK                           | DPLL_DDR                   |
| TIMER2        | TIMER2_ICLK      | Int        | 133                         | L4PER_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |
|               | TIMER2_FCLK      | Func       | 100                         | TIMER2_GFCLK         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             |                      | FUNC_32K_CLK                        | SYS_32K                    |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |
|               |                  |            |                             |                      | XREF_CLK0                           | xref_clk0                  |
|               |                  |            |                             |                      | XREF_CLK1                           | xref_clk1                  |
|               |                  |            |                             |                      | ABE_GICLK                           | DPLL_DDR                   |
| TIMER3        | TIMER3_ICLK      | Int        | 133                         | L4PER_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |
|               | TIMER3_FCLK      | Func       | 100                         | TIMER3_GFCLK         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             |                      | FUNC_32K_CLK                        | SYS_32K                    |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |
|               |                  |            |                             |                      | XREF_CLK0                           | xref_clk0                  |
|               |                  |            |                             |                      | XREF_CLK1                           | xref_clk1                  |
|               |                  |            |                             |                      | ABE_GICLK                           | DPLL_DDR                   |
| TIMER4        | TIMER4_ICLK      | Int        | 133                         | L4PER_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |
|               | TIMER4_FCLK      | Func       | 100                         | TIMER4_GFCLK         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             |                      | FUNC_32K_CLK                        | SYS_32K                    |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |
|               |                  |            |                             |                      | XREF_CLK0                           | xref_clk0                  |
|               |                  |            |                             |                      | XREF_CLK1                           | xref_clk1                  |
|               |                  |            |                             |                      | ABE_GICLK                           | DPLL_DDR                   |



Table 5-5. Maximum Supported Frequency (continued)

|               | Modul            | le         |                             |                      | Clock Sources                       |                            |
|---------------|------------------|------------|-----------------------------|----------------------|-------------------------------------|----------------------------|
| Instance Name | Input Clock Name | Clock Type | Max. Clock<br>Allowed (MHz) | PRCM Clock<br>Name   | PLL / OSC /<br>Source Clock<br>Name | PLL / OSC /<br>Source Name |
| TIMER5        | TIMER5_ICLK      | Int        | 133                         | IPU_L3_GICLK         | CORE_X2_CLK                         | DPLL_CORE                  |
|               | TIMER5_FCLK      | Func       | 100                         | TIMER5_GFCLK         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             |                      | FUNC_32K_CLK                        | SYS_32K                    |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |
|               |                  |            |                             |                      | XREF_CLK0                           | xref_clk0                  |
|               |                  |            |                             |                      | XREF_CLK1                           | xref_clk1                  |
|               |                  |            |                             |                      | ABE_GICLK                           | DPLL_DDR                   |
|               |                  |            |                             |                      | CLKOUTMUX0_CL<br>K                  | CLKOUTMUX0                 |
| TIMER6        | TIMER6_ICLK      | Int        | 133                         | IPU_L3_GICLK         | CORE_X2_CLK                         | DPLL_CORE                  |
|               | TIMER6_FCLK      | Func       | 100                         | TIMER6_GFCLK         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             |                      | FUNC_32K_CLK                        | OSC0                       |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |
|               |                  |            |                             |                      | XREF_CLK0                           | xref_clk0                  |
|               |                  |            |                             |                      | XREF_CLK1                           | xref_clk1                  |
|               |                  |            |                             |                      | ABE_GICLK                           | DPLL_DDR                   |
|               |                  |            |                             |                      | CLKOUTMUX0_CL<br>K                  | CLKOUTMUX0                 |
| TIMER7        | TIMER7_ICLK      | Int        | 133                         | IPU_L3_GICLK         | CORE_X2_CLK                         | DPLL_CORE                  |
|               | TIMER7_FCLK      | Func       | 100                         | TIMER7_GFCLK         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             |                      | FUNC_32K_CLK                        | OSC0                       |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |
|               |                  |            |                             |                      | XREF_CLK0                           | xref_clk0                  |
|               |                  |            |                             |                      | XREF_CLK1                           | xref_clk1                  |
|               |                  |            |                             |                      | ABE_GICLK                           | DPLL_DDR                   |
|               |                  |            |                             |                      | CLKOUTMUX0_CL<br>K                  | CLKOUTMUX0                 |
| TIMER8        | TIMER8_ICLK      | Int        | 133                         | IPU_L3_GICLK         | CORE_X2_CLK                         | DPLL_CORE                  |
|               | TIMER8_FCLK      | Func       | 100                         | TIMER8_GFCLK         | SYS_CLK1                            | OSC0                       |
|               |                  |            |                             |                      | FUNC_32K_CLK                        | OSC0                       |
|               |                  |            |                             |                      | SYS_CLK2                            | OSC1                       |
|               |                  |            |                             |                      | XREF_CLK0                           | xref_clk0                  |
|               |                  |            |                             |                      | XREF_CLK1                           | xref_clk1                  |
|               |                  |            |                             |                      | ABE_GICLK                           | DPLL_DDR                   |
|               |                  |            |                             |                      | CLKOUTMUX0_CL<br>K                  | CLKOUTMUX0                 |
| TPCC          | TPCC_GCLK        | Int        | 266                         | L3MAIN1_L3_GIC<br>LK | CORE_X2_CLK                         | DPLL_CORE                  |
| TPTC1         | TPTC0_GCLK       | Int        | 266                         | L3MAIN1_L3_GIC<br>LK | CORE_X2_CLK                         | DPLL_CORE                  |
| TPTC2         | TPTC1_GCLK       | Int        | 266                         | L3MAIN1_L3_GIC<br>LK | CORE_X2_CLK                         | DPLL_CORE                  |
| UART1         | UART1_FCLK       | Func       | 192                         | UART1_GFCLK          | FUNC_192M_CLK                       | DPLL_PER                   |
|               |                  |            | 48                          |                      | FUNC_48M_FCLK                       | DPLL_PER                   |
|               | UART1_ICLK       | Int        | 133                         | L4PER_L3_GICLK       | CORE_X2_CLK                         | DPLL_CORE                  |



#### **Table 5-5. Maximum Supported Frequency (continued)**

|               | Modu             | le         |                             | Clock Sources      |                                     |                            |  |
|---------------|------------------|------------|-----------------------------|--------------------|-------------------------------------|----------------------------|--|
| Instance Name | Input Clock Name | Clock Type | Max. Clock<br>Allowed (MHz) | PRCM Clock<br>Name | PLL / OSC /<br>Source Clock<br>Name | PLL / OSC /<br>Source Name |  |
| UART2         | UART2_FCLK       | Func       | 192                         | UART2_GFCLK        | FUNC_192M_CLK                       | DPLL_PER                   |  |
|               |                  |            | 48                          |                    | FUNC_48M_FCLK                       | DPLL_PER                   |  |
|               | UART2_ICLK       | Int        | 133                         | L4PER_L3_GICLK     | CORE_X2_CLK                         | DPLL_CORE                  |  |
| UART3         | UART3_FCLK       | Func       | 192                         | UART3_GFCLK        | FUNC_192M_CLK                       | DPLL_PER                   |  |
|               |                  |            | 48                          |                    | FUNC_48M_FCLK                       | DPLL_PER                   |  |
|               | UART3_ICLK       | Int        | 133                         | L4PER_L3_GICLK     | CORE_X2_CLK                         | DPLL_CORE                  |  |
| VIP1          | PROC_CLK         | Func       | 266                         | VIP1_GCLK          | L3_ICLK                             | DPLL_CORE                  |  |
|               | L3_CLK           | Int        |                             |                    | CORE_ISS_MAIN_<br>CLK               | DPLL_CORE                  |  |
|               | L4_CLK           | Int        | 133                         | VIP1_GCLKDIV2      | VIP1_GCLK/2                         | DPLL_CORE                  |  |

## 5.6 Power Consumption Summary

#### **NOTE**

Maximum power consumption for this SoC depends on the specific use conditions for the end system. Contact your TI representative for assistance in estimating maximum power consumption for the end system use case.

## 5.7 Electrical Characteristics

#### **NOTE**

The data specified in Table 5-6 through Table 5-11 are subject to change.

#### **NOTE**

The interfaces or signals described in Table 5-6 through Table 5-11 correspond to the interfaces or signals available in multiplexing mode 0 (Function 1).

All interfaces or signals multiplexed on the balls described in these tables have the same DC electrical characteristics, unless multiplexing involves a PHY/GPIO combination in which case different DC electrical characteristics are specified for the different multiplexing modes (Functions).

#### Table 5-6. LVCMOS DDR DC Electrical Characteristics

|                  | PARAMETER                                                                                                                                                                                                                          | MIN      | NOM | MAX      | UNIT |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|----------|------|--|
|                  | Signal Names in MUXMODE 0 (Single-Ended Signals) ABF: ddr1_d[31:0], ddr1_a[15:0], ddr1_dqm[3:0], ddr1_ba[2:0], ddr1_csn[1:0], ddr1_cke[1:0], ddr1_odt[0], ddr1_casn, ddr1_rasn, ddr1_wen, ddr1_rst, ddr1_ecc_d[7:0], ddr1_dqm_ecc; |          |     |          |      |  |
| Driver Mode      |                                                                                                                                                                                                                                    |          |     |          |      |  |
| V <sub>OH</sub>  | High-level output threshold (I <sub>OH</sub> = 0.1 mA)                                                                                                                                                                             | 0.9×VDDS |     |          | V    |  |
| $V_{OL}$         | Low-level output threshold (I <sub>OL</sub> = 0.1 mA)                                                                                                                                                                              |          |     | 0.1×VDDS | V    |  |
| C <sub>PAD</sub> | Pad capacitance (including package capacitance)                                                                                                                                                                                    |          |     | 3        | pF   |  |



## Table 5-6. LVCMOS DDR DC Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                      |                         | MIN               | NOM             | MAX                 | UNIT         |
|------------------|------------------------------------------------|-------------------------|-------------------|-----------------|---------------------|--------------|
| Z <sub>O</sub>   | Output impedance (drive strength)              | I[2:0] = 000<br>(Imp80) |                   | 80              |                     | Ω            |
|                  |                                                | I[2:0] = 001<br>(Imp60) |                   | 60              |                     |              |
|                  |                                                | I[2:0] = 010<br>(Imp48) |                   | 48              |                     |              |
|                  |                                                | I[2:0] = 011<br>(Imp40) |                   | 40              |                     |              |
|                  |                                                | I[2:0] = 100<br>(Imp34) |                   | 34              |                     |              |
| Single-Ended     | Receiver Mode                                  |                         |                   |                 | •                   |              |
| $V_{IH}$         | High-level input threshold                     | DDR3/DDR3L              | VREF+0.1          |                 | VDDS+0.2            | V            |
| $V_{IL}$         | Low-level input threshold                      | DDR3/DDR3L              | -0.2              |                 | VREF-0.1            | V            |
| $V_{CM}$         | Input common-mode voltage                      |                         | VREF<br>-1%VDDS   |                 | VREF+<br>1%VDDS     | V            |
| C <sub>PAD</sub> | Pad capacitance (including packa               | age capacitance)        |                   |                 |                     | pF           |
| Signal Names     | in MUXMODE 0 (Differential Signa               | als): ddr1_dqs[3:0]     | , ddr1_dqsn[3:0], | ddr1_ck, ddr1_n | ck, ddr1_dqs_ecc, d | dr1_dqsn_ecc |
| Oriver Mode      |                                                |                         |                   |                 |                     |              |
| V <sub>OH</sub>  | High-level output threshold (I <sub>OH</sub> = | : 0.1 mA)               | 0.9×VDDS          |                 |                     | V            |
| $V_{OL}$         | Low-level output threshold (I <sub>OL</sub> =  | 0.1 mA)                 |                   |                 | 0.1×VDDS            | V            |
| C <sub>PAD</sub> | Pad capacitance (including packa               | age capacitance)        |                   |                 | 3                   | pF           |
| Z <sub>O</sub>   | Output impedance (drive strength)              | I[2:0] = 000<br>(Imp80) |                   | 80              |                     | Ω            |
|                  |                                                | I[2:0] = 001<br>(Imp60) |                   | 60              |                     |              |
|                  |                                                | I[2:0] = 010<br>(Imp48) |                   | 48              |                     |              |
|                  |                                                | I[2:0] = 011<br>(Imp40) |                   | 40              |                     |              |
|                  |                                                | I[2:0] = 100<br>(Imp34) |                   | 34              |                     |              |
| Single-Ended     | Receiver Mode                                  |                         | ,                 |                 |                     |              |
| $V_{IH}$         | High-level input threshold                     | DDR3/DDR3L              | VREF+0.1          |                 | VDDS+0.2            | V            |
| $V_{IL}$         | Low-level input threshold                      | DDR3/DDR3L              | -0.2              |                 | VREF-0.1            | V            |
| $V_{CM}$         | Input common-mode voltage                      |                         | VREF<br>-1%VDDS   |                 | VREF+<br>1%VDDS     | V            |
| $C_{PAD}$        | Pad capacitance (including packa               | age capacitance)        |                   |                 | 3                   | pF           |
| Differential Re  | eceiver Mode                                   | ,                       | <del>,</del>      |                 |                     |              |
| $V_{SWING}$      | Input voltage swing                            | DDR3/DDR3L              | 0.4×vdds          |                 | 0.6×vdds            | V            |
| V <sub>CM</sub>  | Input common-mode voltage                      |                         | VREF<br>-1%VDDS   |                 | VREF+<br>1%VDDS     | V            |
| C <sub>PAD</sub> | Pad capacitance (including packa               |                         |                   |                 | 3                   | pF           |

<sup>(1)</sup> VDDS in this table stands for corresponding power supply (i.e. vdds\_ddr1 or vdds\_ddr2). For more information on the power supply name and the corresponding ball, see Table 4-1, POWER [10] column.

## Table 5-7. Dual Voltage LVCMOS I2C DC Electrical Characteristics

| PARAMETER                                                          | MIN | NOM | MAX | UNIT |
|--------------------------------------------------------------------|-----|-----|-----|------|
| Signal Names in MUXMODE 0: i2c2_scl; i2c1_scl; i2c1_sda; i2c2_sda; |     |     |     |      |

<sup>(2)</sup> For more information on the I/O cell configurations (i[2:0], sr[1:0]), see Control Module section of the Device TRM.



# Table 5-7. Dual Voltage LVCMOS I2C DC Electrical Characteristics (continued)

|                    | PARAMETER                                                                                                                                                 | MIN           | NOM | MAX      | UNIT |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|----------|------|
| Balls ABF          | : L3, L4, L6, L5;                                                                                                                                         | -             |     |          |      |
|                    | ard Mode – 1.8 V                                                                                                                                          |               |     |          |      |
| V <sub>IH</sub>    | Input high-level threshold                                                                                                                                | 0.7×VDDS      |     |          | V    |
| V <sub>IL</sub>    | Input low-level threshold                                                                                                                                 |               |     | 0.3×VDDS | V    |
| V <sub>hys</sub>   | Hysteresis                                                                                                                                                | 0.1×VDDS      |     |          | V    |
| I <sub>I</sub>     | Input current at each I/O pin with an input voltage between 0.1xVDDS to 0.9xVDDS                                                                          |               |     | 12       | μA   |
| I <sub>OZ</sub>    | I <sub>OZ</sub> (I <sub>PAD</sub> Current) at each IO pin. PAD is swept from 0 to VDDS and the Max(I(PAD)) is measured and is reported as I <sub>OZ</sub> |               |     | 12       | μΑ   |
| Cı                 | Input capacitance                                                                                                                                         |               |     | 10       | pF   |
| $V_{OL3}$          | Output low-level threshold open-drain at 3-mA sink current                                                                                                |               |     | 0.2×VDDS | V    |
| I <sub>OLmin</sub> | Low-level output current @V <sub>OL</sub> =0.2xVDDS                                                                                                       | 3             |     |          | mA   |
| t <sub>OF</sub>    | Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub> with a bus capacitance CB from 5 pF to 400 pF                                              |               |     | 250      | ns   |
| C Fast M           | ode – 1.8 V                                                                                                                                               | -             |     |          |      |
| V <sub>IH</sub>    | Input high-level threshold                                                                                                                                | 0.7×VDDS      |     |          | V    |
| V <sub>IL</sub>    | Input low-level threshold                                                                                                                                 |               |     | 0.3×VDDS | V    |
| V <sub>hys</sub>   | Hysteresis                                                                                                                                                | 0.1×VDDS      |     |          | V    |
| I <sub>I</sub>     | Input current at each I/O pin with an input voltage between 0.1xVDDS to 0.9xVDDS                                                                          |               |     | 12       | μA   |
| l <sub>OZ</sub>    | I <sub>OZ</sub> (I <sub>PAD</sub> Current) at each IO pin. PAD is swept from 0 to VDDS and the Max(I(PAD)) is measured and is reported as I <sub>OZ</sub> |               |     | 12       | μΑ   |
| Cı                 | Input capacitance                                                                                                                                         |               |     | 10       | pF   |
| V <sub>OL3</sub>   | Output low-level threshold open-drain at 3-mA sink current                                                                                                |               |     | 0.2×VDDS | V    |
| I <sub>OLmin</sub> | Low-level output current @V <sub>OL</sub> =0.2×VDDS                                                                                                       | 3             |     |          | mA   |
| t <sub>OF</sub>    | Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub> with a bus capacitance CB from 10 pF to 400 pF                                             | 20+0.1×C<br>b |     | 250      | ns   |
| C Standa           | ard Mode – 3.3 V                                                                                                                                          | -             |     |          |      |
| V <sub>IH</sub>    | Input high-level threshold                                                                                                                                | 0.7×VDDS      |     |          | V    |
| V <sub>IL</sub>    | Input low-level threshold                                                                                                                                 |               |     | 0.3×VDDS | V    |
| V <sub>hys</sub>   | Hysteresis                                                                                                                                                | 0.05×VDD<br>S |     |          | V    |
| I <sub>I</sub>     | Input current at each I/O pin with an input voltage between 0.1xVDDS to 0.9xVDDS                                                                          | 31            |     | 80       | μΑ   |
| l <sub>OZ</sub>    | I <sub>OZ</sub> (I <sub>PAD</sub> Current) at each IO pin. PAD is swept from 0 to VDDS and the Max(I(PAD)) is measured and is reported as I <sub>OZ</sub> | 31            |     | 80       | μΑ   |
| Cı                 | Input capacitance                                                                                                                                         |               |     | 10       | pF   |
| V <sub>OL3</sub>   | Output low-level threshold open-drain at 3-mA sink current                                                                                                |               |     | 0.4      | V    |
| I <sub>OLmin</sub> | Low-level output current @V <sub>OL</sub> =0.4V                                                                                                           | 3             |     |          | mA   |
| I <sub>OLmin</sub> | Low-level output current @V <sub>OL</sub> =0.6V for full drive load (400pF/400KHz)                                                                        | 6             |     |          | mA   |
| t <sub>OF</sub>    | Output fall time from $V_{\text{IHmin}}$ to $V_{\text{ILmax}}$ with a bus capacitance CB from 5 pF to 400 pF                                              |               |     | 250      | ns   |
| C Fast M           | ode – 3.3 V                                                                                                                                               |               |     | . "      |      |
| V <sub>IH</sub>    | Input high-level threshold                                                                                                                                | 0.7xVDDS      |     |          | V    |
| V <sub>IL</sub>    | Input low-level threshold                                                                                                                                 |               |     | 0.3×VDDS | V    |
| V <sub>hys</sub>   | Hysteresis                                                                                                                                                | 0.05×VDD<br>S |     |          | V    |
| I <sub>I</sub>     | Input current at each I/O pin with an input voltage between 0.1xVDDS to 0.9xVDDS                                                                          | 31            |     | 80       | μA   |



# Table 5-7. Dual Voltage LVCMOS I2C DC Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                                                                                                                                                      | MIN           | NOM | MAX | UNIT |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|-----|------|
| $I_{OZ}$           | $I_{OZ}(I_{PAD}$ Current) at each IO pin. PAD is swept from 0 to VDDS and the Max(I(PAD)) is measured and is reported as $I_{OZ}$                                              | 31            |     | 80  | μΑ   |
| Cı                 | Input capacitance                                                                                                                                                              |               |     | 10  | pF   |
| V <sub>OL3</sub>   | Output low-level threshold open-drain at 3-mA sink current                                                                                                                     |               |     | 0.4 | V    |
| I <sub>OLmin</sub> | Low-level output current @V <sub>OL</sub> =0.4V                                                                                                                                | 3             |     |     | mA   |
| I <sub>OLmin</sub> | Low-level output current @V <sub>OL</sub> =0.6V for full drive load (400pF/400KHz)                                                                                             | 6             |     |     | mA   |
| t <sub>OF</sub>    | Output fall time from VIHmin to VILmax with a bus capacitance CB from 10 pF to 200 pF (Proper External Resistor Value should be used as per I2C spec)                          | 20+0.1×C<br>b |     | 250 | ns   |
|                    | Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub> with a bus capacitance CB from 300 pF to 400 pF (Proper External Resistor Value should be used as per I2C spec) | 40            |     | 290 |      |

<sup>(1)</sup> VDDS in this table stands for corresponding power supply (i.e. vddshv3). For more information on the power supply name and the corresponding ball, see Table 4-1, POWER [10] column.

#### Table 5-8. IQ1833 Buffers DC Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                       | MIN            | NOM | MAX            | UNIT |
|------------------|-------------------------------------------------|----------------|-----|----------------|------|
| Signal Names     | in MUXMODE 0: tclk;                             |                |     | *              |      |
| Balls ABF: J2;   |                                                 |                |     |                |      |
| 1.8-V Mode       |                                                 |                |     |                |      |
| V <sub>IH</sub>  | Input high-level threshold                      | 0.75 ×<br>VDDS |     |                | V    |
| V <sub>IL</sub>  | Input low-level threshold                       |                |     | 0.25 ×<br>VDDS | V    |
| V <sub>HYS</sub> | Input hysteresis voltage                        | 100            |     |                | mV   |
| I <sub>IN</sub>  | Input current at each I/O pin                   | 2              |     | 11             | μΑ   |
| C <sub>PAD</sub> | Pad capacitance (including package capacitance) |                |     | 1              | pF   |
| 3.3-V Mode       |                                                 | ·              |     |                |      |
| V <sub>IH</sub>  | Input high-level threshold                      | 2.0            |     |                | V    |
| V <sub>IL</sub>  | Input low-level threshold                       |                |     | 0.6            | V    |
| V <sub>HYS</sub> | Input hysteresis voltage                        | 400            |     |                | mV   |
| I <sub>IN</sub>  | Input current at each I/O pin                   | 5              |     | 11             | μΑ   |
| C <sub>PAD</sub> | Pad capacitance (including package capacitance) |                |     | 1              | pF   |

<sup>(1)</sup> VDDS in this table stands for corresponding power supply (i.e. vddshv1). For more information on the power supply name and the corresponding ball, see Table 4-1, POWER [10] column.

#### Table 5-9. IHHV1833 Buffers DC Electrical Characteristics

|                  | PARAMETER                        | MIN  | NOM | MAX | UNIT |  |  |
|------------------|----------------------------------|------|-----|-----|------|--|--|
| Signal Names in  | Signal Names in MUXMODE 0: porz; |      |     |     |      |  |  |
| Balls ABF: G3;   |                                  |      |     |     |      |  |  |
| 1.8-V Mode       |                                  |      |     |     |      |  |  |
| V <sub>IH</sub>  | Input high-level threshold       | 1.2  |     |     | V    |  |  |
| $V_{IL}$         | Input low-level threshold        |      |     | 0.4 | V    |  |  |
| V <sub>HYS</sub> | Input hysteresis voltage         | 40   |     |     | mV   |  |  |
| I <sub>IN</sub>  | Input current at each I/O pin    | 0.02 |     | 1   | μΑ   |  |  |

<sup>(2)</sup> For more information on the I/O cell configurations, see the Control Module section of the Device TRM.



## Table 5-9. IHHV1833 Buffers DC Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                       | MIN | NOM | MAX | UNIT |  |
|------------------|-------------------------------------------------|-----|-----|-----|------|--|
| C <sub>PAD</sub> | Pad capacitance (including package capacitance) | 1   |     | 1   | pF   |  |
| 3.3-V Mode       |                                                 |     |     |     |      |  |
| V <sub>IH</sub>  | Input high-level threshold                      | 1.2 |     |     | V    |  |
| V <sub>IL</sub>  | Input low-level threshold                       |     |     | 0.4 | V    |  |
| V <sub>HYS</sub> | Input hysteresis voltage                        | 40  |     |     | mV   |  |
| I <sub>IN</sub>  | Input current at each I/O pin                   | 5   |     | 8   | μA   |  |
| C <sub>PAD</sub> | Pad capacitance (including package capacitance) |     |     | 1   | pF   |  |

## Table 5-10. LVCMOS Analog OSC Buffers DC Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER              | DESCRIPTION                                                     |            | MIN       | NOM | MAX       | UNIT |
|------------------------|-----------------------------------------------------------------|------------|-----------|-----|-----------|------|
| Signal Names in MUX    | MODE 0: xi_osc0, xo_osc0, xi_osc1, x                            | o_osc1;    |           |     |           |      |
| Balls ABF: E22, D22, E | 321, C21;                                                       |            |           |     |           |      |
| V <sub>IH</sub>        | Input high-level threshold                                      |            | 0.65×VDDS |     |           | V    |
| V <sub>IL</sub>        | Input low-level threshold                                       |            |           |     | 0.35×VDDS | V    |
| I <sub>OH</sub>        |                                                                 | hfenable=0 | 1.18      |     |           | mA   |
|                        |                                                                 | hfenable=1 | 2         |     |           | mA   |
| I <sub>OL</sub>        |                                                                 | hfenable=0 | 2         |     |           | mA   |
|                        |                                                                 | hfenable=1 | 3.2       |     |           | mA   |
| V <sub>HYS</sub>       | Input hysteresis voltage                                        | MODE-1     | 150       |     |           | mV   |
| C <sub>PAD</sub>       | Capacitance connected on input and output Pad on Board, CL1=CL2 |            | 12        |     | 24        | pF   |

<sup>(1)</sup> VDDS in this table stands for corresponding power supply (i.e. vdda\_osc). For more information on the power supply name and the corresponding ball, see Table 4-1, POWER [10] column.

#### Table 5-11. LVCMOS CSI2 DC Electrical Characteristics

|                   | PARAMETER                                              | MIN   | NOM | MAX  | UNIT |
|-------------------|--------------------------------------------------------|-------|-----|------|------|
| Signals MU        | <b>XMODE0</b> : csi2_0_dx[4:0]; csi2_0_dy[4:0];        |       |     |      |      |
| Bottom Ball       | s: A11 / B11 / A12 / B12 / A13 / B13 / A15 / B15 / A16 | / B16 |     |      |      |
| MIPI D-PHY        | Mode Low-Power Receiver (LP-RX)                        |       |     |      |      |
| $V_{IH}$          | Input high-level voltage                               | 880   |     | 1350 | mV   |
| $V_{IL}$          | Input low-level voltage                                |       |     | 550  | mV   |
| V <sub>ITH</sub>  | Input high-level threshold <sup>(1)</sup>              |       |     | 880  | mV   |
| V <sub>ITL</sub>  | Input low-level threshold <sup>(2)</sup>               | 550   |     |      | mV   |
| V <sub>HYS</sub>  | Input hysteresis <sup>(3)</sup>                        | 25    |     |      | mV   |
| MIPI D-PHY        | Mode Ultralow Power Receiver (ULP-RX)                  |       |     |      |      |
| V <sub>IL</sub>   | Input low-level voltage                                |       |     | 300  | mV   |
| V <sub>ITL</sub>  | Input low-level threshold <sup>(4)</sup>               | 300   |     |      | mV   |
| V <sub>HYS</sub>  | Input hysteresis <sup>(3)</sup>                        | 25    |     |      | mV   |
| MIPI D-PHY        | Mode High-Speed Receiver (HS-RX)                       |       |     |      |      |
| V <sub>IDTH</sub> | Differential input high-level threshold                | 70    |     |      | mV   |
| $V_{IDTL}$        | Differential input low-level threshold                 |       |     | -70  | mV   |
| $V_{IDMAX}$       | Maximum differential input voltage <sup>(7)</sup>      |       |     | 270  | mV   |
| V <sub>IHHS</sub> | Single-ended input high voltage <sup>(5)</sup>         |       |     | 460  | mV   |
| V <sub>ILHS</sub> | Single-ended input low voltage <sup>(5)</sup>          | -40   |     |      | mV   |



## Table 5-11. LVCMOS CSI2 DC Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                                | MIN | MOM | MAX | UNIT |
|-----------------|----------------------------------------------------------|-----|-----|-----|------|
| $V_{CMRXDC}$    | Differential input common-mode voltage <sup>(5)(6)</sup> | 70  |     | 330 | mV   |
| Z <sub>ID</sub> | Differential input impedance                             | 80  | 100 | 125 | Ω    |

- (1)  $V_{ITH}$  is the voltage at which the receiver is required to detect a high state in the input signal.
- (2) V<sub>ITL</sub> is the voltage at which the receiver is required to detect a low state in the input signal. V<sub>ITL</sub> is larger than the maximum single-ended line high voltage during HS transmission. Therefore, both low-power (LP) receivers will detect low during HS signaling.
- (3) To reduce noise sensitivity on the received signal, the LP receiver is required to incorporate a hysteresis, V<sub>HYST</sub>. V<sub>HYST</sub> is the difference between the V<sub>ITH</sub> threshold and the V<sub>ITL</sub> threshold.
- (4) V<sub>ITL</sub> is the voltage at which the receiver is required to detect a low state in the input signal. Specification is relaxed for detecting 0 during ultralow power (ULP) state. The LP receiver is not required to detect HS single-ended voltage as 0 in this state.
- (5) Excluding possible additional RF interference of 200 mV<sub>PP</sub> beyond 450 MHz.
- (6) This value includes a ground difference of 50 mV between the transmitter and the receiver, the static common-mode level tolerance and variations below 450 MHz.
- (7) This number corresponds to the  $VOD_{MAX}$  transmitter.
- (8) Common mode is defined as the average voltage level of X and Y:  $V_{CMRX} = (V_X + V_Y) / 2$ .
- (9) Common mode ripple may be due to t<sub>R</sub> or t<sub>F</sub> and transmission line impairments in the PCB.
- (10) For more information regarding the pin name (or ball name) and corresponding signal name, see Table 4-8 CSI 2 Signal Descriptions.

## Table 5-12. Dual Voltage LVCMOS DC Electrical Characteristics

| PARAMETER                | DESCRIPTION                                                                                                                       | MIN       | NOM | MAX       | UNIT |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----------|------|
| I.8-V Mode               |                                                                                                                                   |           |     |           |      |
| V <sub>IH</sub>          | Input high-level threshold                                                                                                        | 0.65×VDDS |     |           | V    |
| V <sub>IL</sub>          | Input low-level threshold                                                                                                         |           |     | 0.35×VDDS | V    |
| V <sub>HYS</sub>         | Input hysteresis voltage                                                                                                          | 100       |     |           | mV   |
| V <sub>OH</sub>          | Output high-level threshold (I <sub>OH</sub> = 2 mA)                                                                              | VDDS-0.45 |     |           | V    |
| V <sub>OL</sub>          | Output low-level threshold (I <sub>OL</sub> = 2 mA)                                                                               |           |     | 0.45      | V    |
| I <sub>DRIVE</sub>       | Pin Drive strength at PAD Voltage = 0.45V or VDDS-<br>0.45V                                                                       | 6         |     |           | mA   |
| I <sub>IN</sub>          | Input current at each I/O pin                                                                                                     |           |     | 16        | μΑ   |
| loz                      | $I_{OZ}(I_{PAD}$ Current) at each IO pin. PAD is swept from 0 to VDDS and the Max(I(PAD)) is measured and is reported as $I_{OZ}$ |           |     | 11.5      | μA   |
| IN with pulldown enabled | Input current at each I/O pin with weak pulldown enabled measured when PAD = VDDS                                                 | 60        | 120 | 200       | μΑ   |
| IN with pullup enabled   | Input current at each I/O pin with weak pullup enabled measured when PAD = 0                                                      | 60        | 120 | 210       | μΑ   |
| $C_{PAD}$                | Pad capacitance (including package capacitance)                                                                                   |           |     | 4         | pF   |
| Z <sub>O</sub>           | Output impedance (drive strength)                                                                                                 |           | 40  |           | Ω    |
| .3-V Mode                |                                                                                                                                   |           |     |           |      |
| V <sub>IH</sub>          | Input high-level threshold                                                                                                        | 2         |     |           | V    |
| V <sub>IL</sub>          | Input low-level threshold                                                                                                         |           |     | 0.8       | V    |
| V <sub>HYS</sub>         | Input hysteresis voltage                                                                                                          | 200       |     |           | mV   |
| $V_{OH}$                 | Output high-level threshold (I <sub>OH</sub> =100μA)                                                                              | VDDS-0.2  |     |           | V    |
| $V_{OL}$                 | Output low-level threshold ( $I_{OL} = 100\mu A$ )                                                                                |           |     | 0.2       | V    |
| I <sub>DRIVE</sub>       | Pin Drive strength at PAD Voltage = 0.45V or VDDS-<br>0.45V                                                                       | 6         |     |           | mA   |
| I <sub>IN</sub>          | Input current at each I/O pin                                                                                                     |           |     | 64        | μΑ   |
| I <sub>OZ</sub>          | $I_{OZ}(I_{PAD}$ Current) at each IO pin. PAD is swept from 0 to VDDS and the Max(I(PAD)) is measured and is reported as $I_{OZ}$ |           |     | 64        | μA   |



### Table 5-12. Dual Voltage LVCMOS DC Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                             | DESCRIPTION                                                                       | MIN | NOM | MAX | UNIT |
|---------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>IN</sub> with pulldown enabled | Input current at each I/O pin with weak pulldown enabled measured when PAD = VDDS | 10  | 100 | 290 | μΑ   |
| I <sub>IN</sub> with pullup enabled   | Input current at each I/O pin with weak pullup enabled measured when PAD = 0      | 40  | 100 | 200 | μΑ   |
| C <sub>PAD</sub>                      | Pad capacitance (including package capacitance)                                   |     |     | 4   | pF   |
| Z <sub>O</sub>                        | Output impedance (drive strength)                                                 |     | 40  |     | Ω    |

<sup>(1)</sup> VDDS in this table stands for corresponding power supply. For more information on the power supply name and the corresponding ball, see Table 4-1, POWER [10] column.

## Table 5-13. Analog-to-Digital ADC Subsystem Electrical Specifications

| PARAMETER                          | CONDITIONS                                           | MIN    | NOM       | MAX              | UNIT         |
|------------------------------------|------------------------------------------------------|--------|-----------|------------------|--------------|
| Analog Input                       |                                                      |        |           |                  |              |
| Full-scale Input Range             |                                                      |        | adc_vrefp |                  | V            |
| Vref                               | Should be less than or equal to vdds_18v.            | 1.62   |           | vdds_18v         | V            |
| Differential Non-Linearity (DNL)   |                                                      | -1     |           | 1                | LSB          |
| Integral Non-Linearity (INL)       | adc_vrefp = vdds_18v                                 |        |           | ±2               | LSB          |
| Gain Error                         | adc_vrefp = vdds_18v                                 |        | ±4        |                  | LSB          |
| Offset Error                       | adc_vrefp = vdds_18v                                 |        | ±3        |                  | LSB          |
| Input Sampling Capacitance         |                                                      |        | 3.2       | 5                | pF           |
| Input Frequency adc_in[7:0]        |                                                      | 0      |           | 30               | kHz          |
| Signal-to-Noise Ratio (SNR)        | Input Signal: 30 kHz sine wave at -0.5 dB Full Scale |        | 50        |                  | dB           |
| Total Harmonic Distortion (THD)    | 1.8 Vpp, 30 kHz sine wave                            |        | 60        |                  | dB           |
| Spurious Free Dynamic<br>Range     | 1.8 Vpp, 30 kHz sine wave                            |        | 60        |                  | dB           |
| Signal-to-Noise Plus<br>Distortion | 1.8 Vpp, 30 kHz sine wave                            |        | 50        |                  | dB           |
| adc_vrefp Input Impedance          |                                                      |        | 20        |                  | Ω            |
| Sampling Dynamics                  |                                                      |        |           |                  |              |
| Time from Start to Start           |                                                      | 17     |           |                  | Clock Cycles |
| Conversion Time + Error Corr       | rection                                              | 10 + 1 |           |                  | Clock Cycles |
| Acquisition time                   |                                                      | 4      |           |                  | Clock Cycles |
| Throughput Rate                    | CLK = 20 MHz (Pin : clk)                             |        |           | 1                | MSPS         |
| Channel to Channel Isolation       |                                                      |        | 90        |                  | dB           |
| ADC Clock Frequency                |                                                      |        |           | See<br>Table 5-1 | MHz          |

<sup>(1)</sup> Connect adc\_vrefp to vdda\_adc when not using a positive external reference voltage.

<sup>(2)</sup> This parameter is valid when the respective AIN terminal is configured to operate as a general-purpose ADC input.

<sup>(3)</sup> The maximum sample rate assumes a conversion time of 13 ADC clock cycles with the acquisition time configured for the minimum of 2 ADC clock cycles, where it takes a total of 15 ADC clock cycles to sample the analog input and convert it to a positive binary weighted digital value.



#### 5.8 Thermal Characteristics

For reliability and operability concerns, the maximum junction temperature of the Device has to be at or below the  $T_J$  value identified in , *Recommended Operating Conditions*.

A BCI compact thermal model for this Device is available and recommended for use when modeling thermal performance in a system.

Therefore, it is recommended to perform thermal simulations at the system level with the worst case device power consumption.

## 5.8.1 Package Thermal Characteristics

Table 5-14 provides the thermal resistance characteristics for the package used on this device.

#### NOTE

Power dissipation of 4.14 W and an ambient temperature of 65°C is assumed for ABF package.

**Table 5-14. Thermal Resistance Characteristics** 

| NO. | PARAMET<br>ER    | DESCRIPTION             | °C/W <sup>(1)</sup> | AIR FLOW (m/s) <sup>(2)</sup> |
|-----|------------------|-------------------------|---------------------|-------------------------------|
| T1  | RΘ <sub>JC</sub> | Junction-to-case        | 1.41                | N/A                           |
| T2  | $R\Theta_{JB}$   | Junction-to-board       | 5.96                | N/A                           |
| Т3  |                  | Junction-to-free air    | 15.4                | 0                             |
| T4  | D <sub>O</sub>   | Junction-to-moving air  | 13.1                | 1                             |
| T5  | $R\Theta_{JA}$   |                         | 12.2                | 2                             |
| T6  |                  |                         | 11.6                | 3                             |
| T7  |                  | Junction-to-free air    | 0.94                | 0                             |
| T8  | NT(              |                         | 0.94                | 1                             |
| Т9  | $\Psi_{JT}$      | Junction-to-package top | 0.94                | 2                             |
| T10 |                  |                         | 0.94                | 3                             |
| T11 |                  | Junction-to-free air    | 5.12                | 0                             |
| T12 | )T(              |                         | 4.78                | 1                             |
| T13 | $\Psi_{JB}$      | Junction-to-board       | 4.63                | 2                             |
| T14 |                  |                         | 4.52                | 3                             |

<sup>(1)</sup> These values are based on a JEDEC defined 2S2P system (with the exception of the Theta JC [RΘ<sub>JC</sub>] value, which is based on a JEDEC defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards:

- JESD51-2, Integrated Circuits Thermal Test Method Environment Conditions Natural Convection (Still Air)
- JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
- JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions Forced Convection (Moving Air)
- JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
- JESD51-9, Test Boards for Area Array Surface Mount Packages
- (2) m/s = meters per second



# 5.9 Timing Requirements and Switching Characteristics

# 5.9.1 Timing Parameters and Information

The timing parameter symbols used in the timing requirement and switching characteristic tables are created in accordance with JEDEC Standard 100. To shorten the symbols, some of pin names and other related terminologies have been abbreviated as follows:

**Table 5-15. Timing Parameters** 

| SUBSCRIPTS |                                        |  |  |  |  |
|------------|----------------------------------------|--|--|--|--|
| SYMBOL     | PARAMETER                              |  |  |  |  |
| С          | Cycle time (period)                    |  |  |  |  |
| d          | Delay time                             |  |  |  |  |
| dis        | Disable time                           |  |  |  |  |
| en         | Enable time                            |  |  |  |  |
| h          | Hold time                              |  |  |  |  |
| su         | Setup time                             |  |  |  |  |
| START      | Start bit                              |  |  |  |  |
| t          | Transition time                        |  |  |  |  |
| v          | Valid time                             |  |  |  |  |
| w          | Pulse duration (width)                 |  |  |  |  |
| X          | Unknown, changing, or don't care level |  |  |  |  |
| F          | Fall time                              |  |  |  |  |
| Н          | High                                   |  |  |  |  |
| L          | Low                                    |  |  |  |  |
| R          | Rise time                              |  |  |  |  |
| V          | Valid                                  |  |  |  |  |
| IV         | Invalid                                |  |  |  |  |
| AE         | Active Edge                            |  |  |  |  |
| FE         | First Edge                             |  |  |  |  |
| LE         | Last Edge                              |  |  |  |  |
| Z          | High impedance                         |  |  |  |  |



#### 5.9.1.1 Parameter Information



NOTE: The data sheet provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. A transmission line with a delay of 2 ns can be used to produce the desired transmission line effect. The transmission line is intended as a load only. It is not necessary to add or subtract the transmission line delay (2 ns) from the data sheet timings.

Input requirements in this data sheet are tested with an input slew rate of < 4 Volts per nanosecond (4 V/ns) at the device pin.

pm\_tstcirc\_prs403

Figure 5-1. Test Load Circuit for AC Timing Measurements

The load capacitance value stated is only for characterization and measurement of AC timing signals.

This load capacitance value does not indicate the maximum load the device is capable of driving.

#### 5.9.1.1.1 1.8V and 3.3V Signal Transition Levels

All input and output timing parameters are referenced to  $V_{ref}$  for both "0" and "1" logic levels.  $V_{ref} = (VDD I/O)/2$ .



Figure 5-2. Input and Output Voltage Reference Levels for AC Timing Measurements

All rise and fall transition timing parameters are referenced to  $V_{IL}$  MAX and  $V_{IH}$  MIN for input clocks,  $V_{OL}$  MAX and  $V_{OH}$  MIN for output clocks.



Figure 5-3. Rise and Fall Transition Time Voltage Reference Levels

#### 5.9.1.1.2 1.8V and 3.3V Signal Transition Rates

The default SLEWCONTROL settings in each pad configuration register must be used to guaranteed timings, unless specific instructions otherwise are given in the individual timing sub-sections of the datasheet.

All timings are tested with an input edge rate of 4 volts per nanosecond (4 V/ns).



### 5.9.1.1.3 Timing Parameters and Board Routing Analysis

The timing parameter values specified in this data manual do not include delays by board routes. As a good board design practice, such delays must always be taken into account. Timing values may be adjusted by increasing/decreasing such delays. TI recommends utilizing the available I/O buffer information specification (IBIS) models to analyze the timing characteristics correctly. To properly use IBIS models to attain accurate timing analysis for a given system, see the *Using IBIS Models for timing Analysis* application report (literature number SPRA839). If needed, external logic hardware such as buffers may be used to compensate any timing differences.

## 5.9.2 Interface Clock Specifications

#### 5.9.2.1 Interface Clock Terminology

The interface clock is used at the system level to sequence the data and/or to control transfers accordingly with the interface protocol.

#### 5.9.2.2 Interface Clock Frequency

The two interface clock characteristics are:

- The maximum clock frequency
- · The maximum operating frequency

The interface clock frequency documented in this document is the maximum clock frequency, which corresponds to the maximum frequency programmable on this output clock. This frequency defines the maximum limit supported by the Device IC and does not take into account any system consideration (PCB, peripherals).

The system designer will have to consider these system considerations and the Device IC timing characteristics as well to define properly the maximum operating frequency that corresponds to the maximum frequency supported to transfer the data on this interface.



#### 5.9.3 Power Supply Sequences

This section describes the power-up and power-down sequence required to ensure proper device operation.

Figure 5-4 through Figure 5-8, and associated notes describes the device Recommended Power Sequencing.



Figure 5-4. Power-Up Sequencing

- (1) Grey shaded areas are windows where it is valid to ramp-up a voltage rail.
- (2) Blue dashed lines are not valid windows but show alternate ramp-up possibilities based on whether I/O voltage levels are 1.8V or 3.3V (see associated note for more details).
- (3) vdds18v\_\* and vdda\_\* rails should not be combined for best performance to avoid transient switching noise impacts on analog domains. vdda\_\* should not ramp-up before vdds18v\_\* but could ramp concurrently if design ensures final operational voltage will not be reached until after vdds18v. The preferred sequence is to follow all vdds18v\_\* to ensure circuit components and PCB design do not cause an inadvertent violation
- (4) vdds\_ddr\* should not ramp-up before vdds18v\_\*. The preferred sequence is to follow all vdds18v\_\* to ensure circuit components and PCB design do not cause an inadvertent violation. vdds\_ddr\* can ramp-up before, concurrently or after vdda\_\*, there are no dependencies between vdds\_ddr\* and vdda\_\* domains.
  - vdds\_ddr\* supplies can be combined with vdds18v\_\* and vdds18v\_ddr supplies for DDR2 mode of operation (1.8V) and ramped up together for simplified power sequencing.
  - If vdds18v\_ddr and vdds\_ddr\* are kept separate from vdds18v\_\* on board, then this combined DDR supply can come up together
    or after the vdds18v\_\* supply. The DDR supply in this case should never ramp up before the vdds18v\_\*.
- (5) vdd should not ramp-up before vdds18v\_\* or vdds\_ddr\* domains.
- (6) vdd\_dspeve must not exceed vdd core supply and maintain at least 150mV lower voltage on vdd\_dspeve vs vdd. vdd\_dspeve could ramp concurrently with vdd if design ensures final operational voltage will not be reached until after vdd and maintains minimum of 150mV less than vdd during entire ramp time. The preferred sequence is to follow vdd to ensure circuit components and PCB design do not cause an inadvertent violation.



- (7) If any of the vddshv[1-6] power rails are used for 1.8V I/O signaling, then these rails can be combined with vdds18v \*. If 3.3V I/O signaling is required, then these rails must be the last to ramp following vdd\_dspeve.
- (8) resetn and porz must remain asserted low for a minimum of 12P(12) after xi osc0 is stable at a valid frequency.
- (9) Setup time: SYSBOOT[15:0] pins must be valid 2P(12) before porz is de-asserted high.
- (10) Hold time: SYSBOOT[15:0] pins must be valid 15P(12) after porz is de-asserted high.
- (11) resetn to rstoutn delay is 2ms.
- (12)  $P = 1/(SYS_CLK1/610)$  frequency in ns.
- (13) Ramped Up is defined as reaching the minimum operational voltage level for the corresponding power domain. For information about voltage levels, refer to , Recommended Operating Conditions.



Figure 5-5. Recommended Power-Down Sequencing

- (1) T1 ≥ 100 µs; T2 = 500 µs; T3 = 1.0 ms; T4 = 1.5ms; V1 = 2.7 V. All "Tn" markers are intended to show total elapsed time, not interval times.
- (2) Terminology:
  - V<sub>OPR MIN</sub> = Minimum Operational Voltage level that ensures device functionality and specified performance in Section 5.4, Recommended Operating Conditions.
  - V<sub>OFF</sub> = OFF Voltage level is defined to be less than 0.6 V where any current draw has no impact to POH.
  - Ramp Down = transition time from  $V_{OPR\ MIN}$  to  $V_{OFF}$  and is slew rate independent.
- (3) General timing diagram items:
  - Grey shaded areas show valid transition times for supplies between  $V_{OPR\ MIN}$  and  $V_{OFF}$ .
  - Blue dashed lines are not valid windows but show alternate ramp possibilities based on the associated note.
  - Dashed vertical lines show approximate elapse times based upon TI recommended PMIC power-down sequencer circuit performance.
- (4) porz must be asserted low for 100 µs min to ensure SoC is set to a safe functional state before any voltage begins to ramp down.
- (5) vddshv[1-6] domains supplied by 3.3 V:
  - must remain greater than 2.7 V to enable Dual Voltage GPIO selector circuit operation for 100 µs min after porz is asserted low.
  - must be in first group of supplies ramping down after porz has been asserted low for 100 µs min.
  - must not exceed vdds18v by more than 2 V during ramp down, see Figure 5-6, "vdds18v versus vddshv[1-6] Discharge
- (6) vddshv[1-6] domains supplied by 1.8 V must ramp down concurrently with vdds18v and be sourced from common vdds18v supply.
- (7) vdd\_dspeve domain can ramp down before or concurrently with vdd.
- (8) vdd must ramp down after or concurrently with vdd\_dspeve.
- vdds\_ddr[1-3] domains:
  - should ramp down after vdd begins ramping down.



- If DDR2 memory is used (requiring 1.8V supply),
  - then vdds\_ddr[1-3] can be combined with vdds18v and vdds18v\_ddr[1-3] domains and sourced from a common supply.
     Accordingly, all domains can ramp down concurrently with vdds18v.
  - if vdds\_ddr[1-3] and vdds18v\_ddr[1-3] are combined but kept separate from vdds18v, then the combined 1.8V DDR supply can ramp down before or concurrently with vdds18v.

#### (10) vdda\_\* domains:

- can ramp down before, concurrently or after vdds\_ddr[1-3], there is no dependency between these supplies.
- can ramp down before or concurrently with vdds18v.
- must satisfy the vdds18v versus vdda\_\* discharge relationship (see Figure 5-8) if any of the vdda\_\* disable point is later or discharge rate is slower than vdds18v.

#### (11) vdds18v domain:

- should maintain  $V_{OPR\ MIN}$  ( $V_{NOM}$  -5% = 1.71 V) until all other supplies start to ramp down.
- must satisfy the vdds18v versus vddshv[1-6] discharge relationship (see Figure 5-6) if any of the vddshv[1-6] is operating at 3.3 V.
- must satisfy the vdds18v versus vdds\_ddr[1-3] discharge relationship ( see Figure 5-7) if vdds\_ddr[1-3] discharge rate is slower than vdds18v.

Figure 5-6 describes vddshv[1-6] supplies falling before vdds18v supplies delta.



Figure 5-6. vdds18v versus vddshv[1-6] Discharge Relationship

(1) Vdelta MAX = 2V

If vdds18v and vdds\_ddr\* are disabled at the same time due to a loss of input power event or if vdds\_ddr\* discharges more slowly than vdds18v, analysis has shown no reliability impacts when the elapsed time period beginning with vdds18v dropping below 1.0 V and ending with vdds\_ddr\* dropping below 0.6 V is less than 10 ms (Figure 5-7).



Figure 5-7. vdds18v and vdds\_ddr\* Discharge Relationship(1)

(1) V1 > 1.0 V; V2 < 0.6 V; T1 < 10 ms.



Figure 5-8. vdds18v and vdda\_\* Discharge Relationship(3)

- (1) vdda\_\* can be ≥ vdds18v, until vdds18v drops below 1.62 V.
- (2) vdds18v must be ≥ vdda\_\*, until vdds18v reaches 0.6 V.
- (3) V1 = 1.62 V; V2 < 0.6 V.



Figure 5-6 through Figure 5-9 and associated notes described the device Abrupt Power Down Sequence.

A "loss of input power event" occurs when the system's input power is unexpectedly removed. Normally, the recommended power-down sequence should be followed and can be accomplished within 1.5-2 ms of elapsed time. This is the typical range of elapsed time available following a loss of power event, see Section 7.3.7, Loss of Input Power Event for design recommendations. If sufficient elapse time is not provided, then an "abrupt" power-down sequence can be supported without impacting POH reliability if all of the following conditions are met (Figure 5-9).



Figure 5-9. Abrupt Power-Down Sequencing<sup>(1)</sup>

- (1) V1 = 2.7 V; V2 = 3.3 V; V3 = 2.0 V; V4 = V5 = V6 = 0.6 V; V7 = V8 = 1.62 V; V9 = 1.3 V; V10 = 1.0 V; V11 = 0.0 V
- (2) Terminology:
  - V<sub>OPR MIN</sub> = Minimum Operational Voltage level that ensures device functionality and specified performance in Section 5.4, Recommended Operating Conditions.
  - V<sub>OFF</sub> = OFF Voltage level is defined to be less than 0.6 V, where any current draw has no impact to POH.
  - Ramp Down = transition time from  $V_{OPR\ MIN}$  to  $V_{OFF}$  and is slew rate independent.
- (3) General timing diagram items:
  - Grey shaded areas show valid transition times for supplies between  $V_{OPR\ MIN}$  and  $V_{OFF}$
  - Dashed vertical lines show approximate elapse times based upon TI recommended PMIC power-down sequencer circuit performance.
- (4) porz must be asserted low for 100 μs min to ensure SoC is set to a safe functional state before any voltage begins to ramp down.
- (5) vddshv[1-6] domains supplied by 3.3 V:
  - must remain greater than 2.7 V to enable Dual Voltage GPIO selector circuit operation for 100μs min, after porz is asserted low.
  - must not exceed vdds18v voltage level by more than 2V during ramp down, until vdds18v drops below V<sub>OFF</sub> (0.6 V).
- (6) vddshv[1-6] domains supplied by 1.8 V must ramp down concurrently with vdds18v and be sourced from common vdds18v supply.
- (7) vdd\_dspeve, vdd, vdds\_ddr[1-3], vdda\_\* domains can all start to ramp down in any order after 100 µs low assertion of porz.
- (8) vdds\_ddr\* domains:
  - can remain at V<sub>OPR MIN</sub> or a level greater than vdds18v during ramp down.
  - elapsed time from vdds18v dropping below 1.0 V to vdds\_ddr[1-3] dropping below 0.6 V must not exceed 10 ms.
- (9) vdda\_\* domains:



- can start to ramp down before or concurrently with vdds18v.
- must not exceed vdds18v voltage level after vdds18v drops below 1.62 V until vdds18v drops below V<sub>OFF</sub> (0.6 V).
- (10) vdds18v domain should maintain a minimum level of 1.62 V (V<sub>NOM</sub> 10%) until vdd\_dspeve and vdd start to ramp down.

## 5.9.4 Clock Specifications

#### NOTE

For more information, see Power, Reset, and Clock Management / PRCM Subsystem Environment / External Clock Signals and Clock Management Functional Description section of the Device TRM.

#### NOTE

Audio Back End (ABE) module is not supported for this family of devices, but "ABE" name is still present in some clock or DPLL names.

The device operation requires the following clocks:

 The system clocks, SYS\_CLK1(Mandatory) and SYS\_CLK2(Optional) are the main clock sources of the device. They supply the reference clock to the DPLLs as well as functional clock to several modules.

Figure 5-10 shows the external input clock sources and the output clocks to peripherals.



Figure 5-10. Clock Interface



## 5.9.4.1 Input Clocks / Oscillators

- The source of the internal system clock (SYS\_CLK1) could be either:
  - A CMOS clock that enters on the xi\_osc0 ball (with xo\_osc0 left unconnected on the CMOS clock case).
  - A crystal oscillator clock managed by xi\_osc0 and xo\_osc0.
- The source of the internal system clock (SYS\_CLK2) could be either:
  - A CMOS clock that enters on the xi\_osc1 ball (with xo\_osc1 left unconnected on the CMOS clock case).
  - A crystal oscillator clock managed by xi\_osc1 and xo\_osc1.

SYS\_CLK1 is received directly from oscillator OSC0. For more information about SYS\_CLK1 see Device TRM, Chapter: *Power, Reset, and Clock Management.* 

#### 5.9.4.1.1 OSC0 External Crystal

An external crystal is connected to the device pins. Figure 5-11 describes the crystal implementation.



SPRS91v\_CLK\_02

Figure 5-11. Crystal Implementation

#### NOTE

The load capacitors,  $C_{f1}$  and  $C_{f2}$  in Figure 5-11, should be chosen such that the below equation is satisfied.  $C_L$  in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator  $xi_0sc_0$ ,  $x_0sc_0$ , and  $vss_0sc_0$  pins.

$$C_{L} = \frac{C_{f1}C_{f2}}{(C_{f1} + C_{f2})}$$

Figure 5-12. Load Capacitance Equation

The crystal must be in the fundamental mode of operation and parallel resonant. Table 5-16 summarizes the required electrical constraints.

Table 5-16. OSC0 Crystal Electrical Characteristics

| NAME                 | DESCRIPTION                                                                     |              | TYP | MAX | UNIT |
|----------------------|---------------------------------------------------------------------------------|--------------|-----|-----|------|
| fp                   | Parallel resonance crystal frequency                                            | 19.2, 20, 27 |     |     | MHz  |
| C <sub>f1</sub>      | $C_{f1}$ load capacitance for crystal parallel resonance with $C_{f1} = C_{f2}$ | 12           |     | 24  | pF   |
| C <sub>f2</sub>      | $C_{f2}$ load capacitance for crystal parallel resonance with $C_{f1} = C_{f2}$ | 12           |     | 24  | рF   |
| $ESR(C_{f1},C_{f2})$ | Crystal ESR                                                                     |              |     | 100 | Ω    |



| Table 5-16. OSC0 Crystal Electrical Characteristic | s (continued) |
|----------------------------------------------------|---------------|
|----------------------------------------------------|---------------|

| NAME                   | DESCRIPTION                                                   |                                          | MIN                                | TYP           | MAX   | UNIT |     |
|------------------------|---------------------------------------------------------------|------------------------------------------|------------------------------------|---------------|-------|------|-----|
| Co                     | ESR = 40 g  ESR = 50 g  Crystal shunt capacitance  ESR = 60 g | $ESR = 30 \ \Omega \\ ESR = 40 \ \Omega$ | 19.2 MHz, 20 MHz, 27<br>MHz        |               |       | 7    | pF  |
|                        |                                                               | ESR = 50 Ω                               | 19.2 MHz, 20 MHz                   |               |       | 7    | pF  |
|                        |                                                               |                                          | 27 MHz                             |               |       | 5    | pF  |
|                        |                                                               | ESR = 60 Ω                               | 19.2 MHz, 20 MHz                   |               |       | 7    | pF  |
|                        |                                                               |                                          | 27 MHz                             | Not Supported |       | -    |     |
|                        |                                                               | ESR = 80 Ω                               | 19.2 MHz, 20 MHz                   |               |       | 5    | pF  |
|                        |                                                               |                                          | 27 MHz                             | Not Supported |       |      | -   |
|                        |                                                               | FOD 400 0                                | 19.2 MHz, 20 MHz                   |               |       | 3    | pF  |
|                        |                                                               | ESR = 100 \( \O \)                       | 27 MHz                             | Not Supported |       | -    |     |
| L <sub>M</sub>         | Crystal motional inductance for f <sub>p</sub> = 20 MHz       |                                          |                                    |               | 10.16 |      | mH  |
| $C_M$                  | Crystal motional capacitance                                  |                                          |                                    |               | 3.42  |      | fF  |
| <sup>t</sup> j(xiosc0) | Frequency accuracy <sup>(1)</sup> , xi_osc0                   |                                          | Ethernet not used                  |               |       | ±200 | ppm |
|                        |                                                               |                                          | Ethernet RGMII using derived clock |               |       | ±50  | ppm |

<sup>(1)</sup> Crystal characteristics should account for tolerance+stability+aging.

When selecting a crystal, the system design must consider the temperature and aging characteristics of a based on the worst case environment and expected life expectancy of the system.

Table 5-17 details the switching characteristics of the oscillator and the requirements of the input clock.

Table 5-17. Oscillator Switching Characteristics—Crystal Mode

| NAME            | DESCRIPTION           | MIN              | TYP | MAX | UNIT |
|-----------------|-----------------------|------------------|-----|-----|------|
| $f_p$           | Oscillation frequency | 19.2, 20, 27 MHz |     |     | MHz  |
| t <sub>sX</sub> | Start-up time         |                  |     | 4   | ms   |

#### 5.9.4.1.2 OSC0 Input Clock

A 1.8-V LVCMOS-Compatible Clock Input can be used instead of the internal oscillator to provide the SYS CLK1 clock input to the system. The external connections to support this are shown in Figure 5-13. The xi osc0 pin is connected to the 1.8-V LVCMOS-Compatible clock source. The xi osc0 pin is left unconnected. The vssa\_osc0 pin is connected to board ground (vss).



Figure 5-13. 1.8-V LVCMOS-Compatible Clock Input

Table 5-18 summarizes the OSC0 input clock electrical characteristics.



Table 5-18. OSC0 Input Clock Electrical Characteristics—Bypass Mode

| NAME            | DESCRIPTION               | MIN   | TYP          | MAX   | UNIT |
|-----------------|---------------------------|-------|--------------|-------|------|
| f               | Frequency                 |       | 19.2, 20, 27 |       | MHz  |
| C <sub>IN</sub> | Input capacitance         | 2.184 | 2.384        | 2.584 | pF   |
| I <sub>IN</sub> | Input current (3.3V mode) | 4     | 6            | 10    | μA   |

Table 5-19 details the OSC0 input clock timing requirements.

Table 5-19. OSC0 Input Clock Timing Requirements

| NAME |                            | DESCRIPTION                                 |                                    | MIN                         | TYP | MAX                         | UNIT |
|------|----------------------------|---------------------------------------------|------------------------------------|-----------------------------|-----|-----------------------------|------|
| CK0  | 1 / t <sub>c(xiosc0)</sub> | Frequency, xi_osc0                          | 19.2, 20, 27                       |                             |     | MHz                         |      |
| CK1  | t <sub>w(xiosc0)</sub>     | Pulse duration, xi_osc0 low or high         |                                    | $0.45 \times t_{c(xiosc0)}$ |     | $0.55 \times t_{c(xiosc0)}$ | ns   |
|      | t <sub>j(xiosc0)</sub>     | Period jitter <sup>(1)</sup> , xi_osc0      |                                    |                             |     | $0.01 \times t_{c(xiosc0)}$ | ns   |
|      | t <sub>R(xiosc0)</sub>     | Rise time, xi_osc0                          | Rise time, xi_osc0                 |                             |     | 5                           | ns   |
|      | t <sub>F(xiosc0)</sub>     | Fall time, xi_osc0                          |                                    |                             |     | 5                           | ns   |
|      |                            |                                             | Ethernet not used                  |                             |     | ±200                        | ppm  |
|      | $t_{j(xiosc0)}$            | Frequency accuracy <sup>(2)</sup> , xi_osc0 | Ethernet RGMII using derived clock |                             |     | ±50                         | ppm  |

- (1) Period jitter is meant here as follows:
  - The maximum value is the difference between the longest measured clock period and the expected clock period
  - The minimum value is the difference between the shortest measured clock period and the expected clock period
- (2) Crystal characteristics should account for tolerance+stability+aging.



Figure 5-14. xi\_osc0 Input Clock

# 5.9.4.1.3 Auxiliary Oscillator OSC1 Input Clock

SYS\_CLK2 is received directly from oscillator OSC1. For more information about SYS\_CLK2 see Device TRM, Chapter: *Power, Reset, and Clock Management.* 

# 5.9.4.1.3.1 OSC1 External Crystal

An external crystal is connected to the device pins. Figure 5-15 describes the crystal implementation.



SPRS91v\_CLK\_05

Figure 5-15. Crystal Implementation

#### NOTE

The load capacitors,  $C_{f1}$  and  $C_{f2}$  in Figure 5-15, should be chosen such that the below equation is satisfied.  $C_L$  in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator xi\_osc1, xo\_osc1, and vssa\_osc1 pins.

$$C_{L} = \frac{C_{f1}C_{f2}}{(C_{f1} + C_{f2})}$$

Figure 5-16. Load Capacitance Equation

The crystal must be in the fundamental mode of operation and parallel resonant. Table 5-20 summarizes the required electrical constraints.

Table 5-20. OSC1 Crystal Electrical Characteristics

| NAME                                   |                                            | DESCRIPTION                      |                                    | MIN         | TYP         | MAX     | UNIT |
|----------------------------------------|--------------------------------------------|----------------------------------|------------------------------------|-------------|-------------|---------|------|
| fp                                     | Parallel resonance crystal fre             | quency                           |                                    | Rang        | e from 19.2 | 2 to 32 | MHz  |
| C <sub>f1</sub>                        | C <sub>f1</sub> load capacitance for cryst | al parallel resonan              | ce with $C_{f1} = C_{f2}$          | 12          |             | 24      | pF   |
| C <sub>f2</sub>                        | C <sub>f2</sub> load capacitance for cryst | al parallel resonan              | ce with $C_{f1} = C_{f2}$          | 12          |             | 24      | pF   |
| ESR(C <sub>f1</sub> ,C <sub>f2</sub> ) | Crystal ESR                                |                                  |                                    |             |             | 100     | Ω    |
|                                        |                                            | ESR = 30 Ω                       | 19.2 MHz ≤ f <sub>p</sub> ≤ 32 MHz |             |             | 7       | pF   |
|                                        |                                            | $ESR = 40\;\Omega$               | 19.2 MHz ≤ f <sub>p</sub> ≤ 32 MHz |             |             | 5       | pF   |
|                                        |                                            |                                  | 19.2 MHz ≤ f <sub>p</sub> ≤ 25 MHz |             |             | 7       | pF   |
|                                        |                                            | $ESR = 50\;\Omega$               | 25 MHz < f <sub>p</sub> ≤ 27 MHz   |             |             | 5       | pF   |
|                                        |                                            | 27 MHz < f <sub>p</sub> ≤ 32 MHz | N                                  | lot Support | ed          | -       |      |
|                                        |                                            |                                  | 19.2 MHz ≤ f <sub>p</sub> ≤ 23 MHz |             |             | 7       | pF   |
| Co                                     | Crystal shunt capacitance                  | $ESR = 60\;\Omega$               | 23 MHz < f <sub>p</sub> ≤ 25 MHz   |             |             | 5       | pF   |
|                                        |                                            |                                  | 25 MHz < f <sub>p</sub> ≤ 32 MHz   | N           | lot Support | ed      | -    |
|                                        |                                            |                                  | 19.2 MHz ≤ f <sub>p</sub> ≤ 23 MHz |             |             | 5       | pF   |
|                                        |                                            | $ESR = 80\ \Omega$               | 23 MHz < f <sub>p</sub> ≤ 25 MHz   |             |             | 3       | pF   |
|                                        |                                            |                                  | 25 MHz < f <sub>p</sub> ≤ 32 MHz   | N           | lot Support | ed      | -    |
|                                        |                                            | 505 400 0                        | 19.2 MHz ≤ f <sub>p</sub> ≤ 20 MHz |             |             | 3       | pF   |
|                                        |                                            | $ESR = 100 \ \Omega$             | 20 MHz < f <sub>p</sub> ≤ 32 MHz   | N           | lot Support | ed      | -    |
| L <sub>M</sub>                         | Crystal motional inductance for            | or f <sub>p</sub> = 20 MHz       | ·                                  |             | 10.16       |         | mH   |
| C <sub>M</sub>                         | Crystal motional capacitance               | ·                                |                                    |             | 3.42        |         | fF   |



Table 5-20. OSC1 Crystal Electrical Characteristics (continued)

| NAME                   | DESCRIPTION                                 | DESCRIPTION                        |  |  | MAX  | UNIT |
|------------------------|---------------------------------------------|------------------------------------|--|--|------|------|
|                        |                                             | Ethernet not used                  |  |  | ±200 | ppm  |
| t <sub>j(xiosc0)</sub> | Frequency accuracy <sup>(1)</sup> , xi_osc1 | Ethernet RGMII using derived clock |  |  | ±50  | ppm  |

<sup>(1)</sup> Crystal characteristics should account for tolerance+stability+aging.

When selecting a crystal, the system design must take into account the temperature and aging characteristics of a crystal versus the user environment and expected lifetime of the system.

Table 5-21 details the switching characteristics of the oscillator and the requirements of the input clock.

Table 5-21. Oscillator Switching Characteristics—Crystal Mode

| NAME            | DESCRIPTION           | MIN                   | TYP | MAX | UNIT |
|-----------------|-----------------------|-----------------------|-----|-----|------|
| fp              | Oscillation frequency | Range from 19.2 to 32 |     |     | MHz  |
| t <sub>sX</sub> | Start-up time         |                       |     | 4   | ms   |

## 5.9.4.1.3.2 OSC1 Input Clock

A 1.8-V LVCMOS-Compatible Clock Input can be used instead of the internal oscillator to provide the SYS\_CLK2 clock input to the system. The external connections to support this are shown in, Figure 5-17. The xi\_osc1 pin is connected to the 1.8-V LVCMOS-Compatible clock sources. The xo\_osc1 pin is left unconnected. The vssa\_osc1 pin is connected to board ground (VSS).



Figure 5-17. 1.8-V LVCMOS-Compatible Clock Input

Table 5-22 summarizes the OSC1 input clock electrical characteristics.

Table 5-22. OSC1 Input Clock Electrical Characteristics—Bypass Mode

| NAME            | DESCRIPTION                  | MIN   | TYP                | MAX   | UNIT |
|-----------------|------------------------------|-------|--------------------|-------|------|
| f               | Frequency                    | Rar   | nge from 12 to 3   | 88.4  | MHz  |
| C <sub>IN</sub> | Input capacitance            | 2.819 | 3.019              | 3.219 | pF   |
| I <sub>IN</sub> | Input current (3.3V mode)    | 4     | 6                  | 10    | μΑ   |
| t <sub>sX</sub> | Start-up time <sup>(1)</sup> |       | See <sup>(2)</sup> |       | ms   |

<sup>(1)</sup> To switch from bypass mode to crystal or from crystal mode to bypass mode, there is a waiting time about 100 μs; however, if the chip comes from bypass mode to crystal mode the crystal will start-up after time mentioned in Table 5-21, t<sub>sX</sub> parameter.

Table 5-23 details the OSC1 input clock timing requirements.

<sup>(2)</sup> Before the processor boots up and the oscillator is set to bypass mode, there is a waiting time when the internal oscillator is in application mode and receives a wave. The switching time in this case is about 100 μs.

| <b>Table 5-23. OSC</b> | 1 Input | Clock T | iming I | Requirements |
|------------------------|---------|---------|---------|--------------|
|------------------------|---------|---------|---------|--------------|

| NAME |                            | DESCRIPTION                                 |                                    | MIN     | TYP     | MAX                               | UNIT |
|------|----------------------------|---------------------------------------------|------------------------------------|---------|---------|-----------------------------------|------|
| CK0  | 1 / t <sub>c(xiosc1)</sub> | Frequency, xi_osc1                          | Range                              | from 12 | to 38.4 | MHz                               |      |
| CK1  | t <sub>w(xiosc1)</sub>     | Pulse duration, xi_osc1 low or hi           | ulse duration, xi_osc1 low or high |         |         | $0.55 \times t_{c(xiosc1)}$       | ns   |
|      | t <sub>j(xiosc1)</sub>     | Period jitter <sup>(1)</sup> , xi_osc1      |                                    |         |         | $0.01 \times t_{c(xiosc1)}^{(3)}$ | ns   |
|      | t <sub>R(xiosc1)</sub>     | Rise time, xi_osc1                          |                                    |         |         | 5                                 | ns   |
|      | t <sub>F(xiosc1)</sub>     | Fall time, xi_osc1                          |                                    |         |         | 5                                 | ns   |
|      |                            |                                             | Ethernet not used                  |         |         | ±200                              | ppm  |
|      | $t_{j(xiosc1)}$            | Frequency accuracy <sup>(2)</sup> , xi_osc1 | Ethernet RGMII using derived clock |         |         | ±50                               | ppm  |

- (1) Period jitter is meant here as follows:
  - The maximum value is the difference between the longest measured clock period and the expected clock period
  - The minimum value is the difference between the shortest measured clock period and the expected clock period
- (2) Crystal characteristics should account for tolerance+stability+aging.
- (3) The Period jitter requirement for osc1 can be relaxed to 0.02\*t<sub>c(xiosc1)</sub> under the following constraints:
  - a. The osc1/SYS CLK2 clock bypasses all device PLLs
  - b. The osc1/SYS\_CLK2 clock is only used to source the DSS pixel clock outputs



SPRS91v\_CLK\_07

Figure 5-18. xi osc1 Input Clock

### 5.9.4.1.4 RC On-die Oscillator Clock

RCOSC\_32K\_CLK is received directly through a network of resistor and capacitor (an RC network) inside of the SoC. This RC oscillator do not have good frequency stability. The Frequency range is described in Table 5-24, which depends on the temperature. For more information about RCOSC\_32K\_CLK see the Device TRM, Chapter: *Power, Reset, and Clock Management*.

Table 5-24. RC On-die Oscillator Clock Frequency Range

| NAME          | DESCRIPTION            | MIN | TYP           | MAX  | UNIT |
|---------------|------------------------|-----|---------------|------|------|
| RCOSC_32K_CLK | Internal RC Oscillator | Ran | ge from 28 to | o 42 | kHz  |

### 5.9.4.2 Output Clocks

The device provides three output clocks. Summary of these output clocks are as follows:

- clkout1 Device Clock output 1. Can be used as a system clock for other devices. The source of the clkout1 could be either:
  - The input system clock and alternate clock (xi\_osc0 or xi\_osc1)
  - CORE clock (from CORE output)
  - 192-MHz clock (from PER DPLL output)
- clkout2 Device Clock output 2. Can be used as a system clock for other devices. The source of the clkout2 could be either:
  - The input system clock and alternate clock (xi\_osc0 or xi\_osc1)
  - CORE clock (from CORE output)
  - 192-MHz clock (from PER DPLL output)



- clkout3 Device Clock output 3. Can be used as a system clock for other devices. The source of the clkout3 could be either:
  - The input system clock and alternate clock (xi\_osc0 or xi\_osc1)
  - CORE clock (from CORE output)
  - 192-MHz clock (from PER DPLL output)

For more information about Output Clocks see Device TRM, Chapter: Power, Reset, and Clock Management.

# 5.9.4.3 **DPLLs, DLLs**

#### **NOTE**

For more information, see:

- Power, Reset, and Clock Management / Clock Management Functional Description / Internal Clock Sources / Generators / Generic DPLL Overview Section
   and
- Display Subsystem / Display Subsystem Overview section of the Device TRM.

To generate high-frequency clocks, the device supports multiple on-chip DPLLs controlled directly by the PRCM module.

- They have their own independent power domain (each one embeds its own switch and can be controlled as an independent functional power domain)
- They are fed with ALWAYS ON system clock, with independent control per DPLL.

The different DPLLs managed by the PRCM are listed below:

- DPLL\_CORE: It supplies all interface clocks and also few module functional clocks.
- DPLL\_PER: It supplies several clock sources: a 192-MHz clock for the display functional clock, a 96-MHz functional clock to subsystems and peripherals.
- DPLL GMAC DSP: It supplies RGMII, EVE1 and DSP0 module functional clocks.
- DPLL\_EVE\_VID\_DSP: It provides a few module functional clocks (EVE\_GFCLK, VID\_PIX\_CLK and DSP1\_CLK).
- DPLL\_DDR: It generates clocks for the one External Memory Interface (EMIF) controller and its associated EMIF PHYs.

#### NOTE

The following DPLLs are controlled by the clock manager located in the always-on Core power domain (CM\_CORE\_AON):

DPLL\_CORE, DPLL\_DDR, DPLL\_GMAC\_DSP, DPLL\_PER, DPLL\_EVE\_VID\_DSP.

For more information on CM\_CORE\_AON and CM\_CORE or PRCM DPLLs, see the Power, Reset, and Clock Management (PRCM) chapter of the Device TRM.

### 5.9.4.3.1 DPLL Characteristics

The DPLL has three relevant input clocks. One of them is the reference clock (CLKINP) used to generated the synthesized clock but can also be used as the bypass clock whenever the DPLL enters a bypass mode. It is therefore mandatory. The second one is a fast bypass clock (CLKINPULOW) used when selected as the bypass clock and is optional. The third clock (CLKINPHIF) is explained in the next paragraph.



The DPLL has three output clocks (namely CLKOUT, CLKOUTX2, and CLKOUTHIF). CLKOUT and CLKOUTX2 run at the bypass frequency whenever the DPLL enters a bypass mode. Both of them are generated from the lock frequency divided by a post-divider (namely M2 post-divider). The third clock, CLKOUTHIF, has no automatic bypass capability. It is an output of a post-divider (M3 post-divider) with the input clock selectable between the internal lock clock (Fdpll) and CLKINPHIF input of the PLL through an asynchronous multiplexing.

For more information, see the Power, Reset, and Clock Management chapter of the Device TRM.

Table 5-25 summarizes DPLL type described in Section 5.9.4.3, DPLLs, DLLs Specifications.

Table 5-25. DPLL Control

| DPLL NAME        | CONTROLLED BY PRCM |
|------------------|--------------------|
| DPLL_CORE        | Yes <sup>(1)</sup> |
| DPLL_EVE_VID_DSP | Yes <sup>(1)</sup> |
| DPLL_GMAC_DSP    | Yes <sup>(1)</sup> |
| DPLL_PER         | Yes <sup>(1)</sup> |
| DPLL_DDR         | Yes <sup>(1)</sup> |

<sup>(1)</sup> DPLL is in the always-on domain.

Table 5-26 and summarize the DPLL characteristics and assume testing over recommended operating conditions.



# **Table 5-26. DPLL Characteristics**

| NAME                    | DESCRIPTION                                                              | MIN   | TYP | MAX                    | UNIT | COMMENTS                                                                                              |
|-------------------------|--------------------------------------------------------------------------|-------|-----|------------------------|------|-------------------------------------------------------------------------------------------------------|
| f <sub>input</sub>      | CLKINP input frequency                                                   | 0.032 |     | 52                     | MHz  | F <sub>INP</sub>                                                                                      |
| f <sub>internal</sub>   | Internal reference frequency                                             | 0.15  |     | 52                     | MHz  | REFCLK                                                                                                |
| f <sub>CLKINPHIF</sub>  | CLKINPHIF input frequency                                                | 10    |     | 1400                   | MHz  | F <sub>INPHIF</sub>                                                                                   |
| f <sub>CLKINPULOW</sub> | CLKINPULOW input frequency                                               | 0.001 |     | 600                    | MHz  | Bypass mode: f <sub>CLKOUT</sub> = f <sub>CLKINPULOW</sub> / (M1 + 1) if ulowclken = 1 <sup>(6)</sup> |
| f <sub>CLKOUT</sub>     | CLKOUT output frequency                                                  | 20(1) |     | 1800(2)                | MHz  | $[M / (N + 1)] \times F_{INP} \times [1 / M2]$ (in locked condition)                                  |
| f <sub>CLKOUTx2</sub>   | CLKOUTx2 output frequency                                                | 40(1) |     | 2200(2)                | MHz  | $2 \times [M / (N + 1)] \times F_{INP} \times [1 / M2]$ (in locked condition)                         |
|                         |                                                                          | 20(3) |     | 1400(4)                | MHz  | F <sub>INPHIF</sub> / M3 if clkinphifsel = 1                                                          |
| f <sub>CLKOUTHIF</sub>  | CLKOUTHIF output frequency                                               | 40(3) |     | 2200(4)                | MHz  | $2 \times [M / (N + 1)] \times F_{INP} \times [1 / M3]$ if clkinphifsel = 0                           |
| f <sub>CLKDCOLDO</sub>  | DCOCLKLDO output frequency                                               | 40    |     | 2800                   | MHz  | 2 × [M / (N + 1)] × F <sub>INP</sub> (in locked condition)                                            |
| t <sub>lock</sub>       | Frequency lock time                                                      |       |     | 6 + 350 ×<br>REFCLK    | μs   |                                                                                                       |
| Plock                   | Phase lock time                                                          |       |     | 6 + 500 ×<br>REFCLK    | μs   |                                                                                                       |
| t <sub>relock-L</sub>   | Relock time—Frequency lock <sup>(5)</sup> (LP relock time from bypass)   |       |     | 6 + 70 ×<br>REFCLK     | μs   | DPLL in LP relock time:<br>lowcurrstdby = 1                                                           |
| p <sub>relock-L</sub>   | Relock time—Phase lock <sup>(5)</sup> (LP relock time from bypass)       |       |     | 6 + 120 ×<br>REFCLK    | μs   | DPLL in LP relock time:<br>lowcurrstdby = 1                                                           |
| t <sub>relock-F</sub>   | Relock time—Frequency lock <sup>(5)</sup> (fast relock time from bypass) |       |     | 3.55 + 70 ×<br>REFCLK  | μs   | DPLL in fast relock time:<br>lowcurrstdby = 0                                                         |
| P <sub>relock-</sub> F  | Relock time—Phase lock <sup>(5)</sup><br>(fast relock time from bypass)  |       |     | 3.55 + 120 ×<br>REFCLK | μs   | DPLL in fast relock time: lowcurrstdby = 0                                                            |

<sup>(1)</sup> The minimum frequencies on CLKOUT and CLKOUTX2 are assuming M2 = 1.

For M2 > 1, the minimum frequency on these clocks will further scale down by factor of M2.

- (2) The maximum frequencies on CLKOUT and CLKOUTX2 are assuming M2 = 1.
- (3) The minimum frequency on CLKOUTHIF is assuming M3 = 1. For M3 > 1, the minimum frequency on this clock will further scale down by factor of M3.
- (4) The maximum frequency on CLKOUTHIF is assuming M3 = 1.
- (5) Relock time assumes typical operating conditions, 10°C maximum temperature drift.
- (6) Bypass mode:  $f_{CLKOUT} = F_{INP}$  if ulowclken = 0. For more information, see the Device TRM.



#### 5.9.4.3.2 DLL Characteristics

Table 5-27 summarizes the DLL characteristics and assumes testing over recommended operating conditions.

### Table 5-27. DLL Characteristics

| NAME                | DESCRIPTION                                                              | MIN | TYP | MAX | UNIT   |
|---------------------|--------------------------------------------------------------------------|-----|-----|-----|--------|
| f <sub>input</sub>  | Input clock frequency (EMIF_DLL_FCLK)                                    |     |     | 266 | MHz    |
| t <sub>lock</sub>   | Lock time                                                                |     |     | 50k | cycles |
| t <sub>relock</sub> | Relock time (a change of the DLL frequency implies that DLL must relock) |     |     | 50k | cycles |

#### 5.9.4.3.2.1 DPLL and DLL Noise Isolation

### **NOTE**

For more information on DPLL and DLL decoupling capacitor requirements, see the External Capacitors / Voltage Decoupling Capacitors / I/O and Analog Voltage Decoupling / VDDA Power Domain section.

# 5.9.5 Recommended Clock and Control Signal Transition Behavior

All clocks and control signals must transition between  $V_{IH}$  and  $V_{IL}$  (or between  $V_{IL}$  and  $V_{IH}$ ) in a monotonic manner. Monotonic transitions are more easily guaranteed with faster switching signals. Slower input transitions are more susceptible to glitches due to noise and special care should be taken for slow input clocks.

# 5.9.6 Peripherals

# 5.9.6.1 Timing Test Conditions

All timing requirements and switching characteristics are valid over the recommended operating conditions unless otherwise specified.



### 5.9.6.2 VIP

The device includes 1 Video Input Ports (VIP).

Table 5-28, Figure 5-19 and Figure 5-20 present timings and switching characteristics of the VIPs.

Table 5-28. Timing Requirements for VIP (1)(2)

| NO. | PARAMETER                     | DESCRIPTION                                                                                                                          | MIN                 | MAX | UNIT |
|-----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|------|
| V1  | t <sub>c(CLK)</sub>           | Cycle time, vinx_clki <sup>(3)(5)</sup>                                                                                              | 5.99 <sup>(1)</sup> |     | ns   |
| V2  | t <sub>w(CLKH)</sub>          | Pulse duration, vinx_clki high(3)(5)                                                                                                 | 0.45×P (2)          |     | ns   |
| V3  | t <sub>w(CLKL)</sub>          | Pulse duration, vinx_clki low(3)(5)                                                                                                  | 0.45×P (2)          |     | ns   |
| V4  | t <sub>su(CTL/DATA-CLK)</sub> | Input setup time, Control (vinx_dei, vinx_vsynci, vinx_fldi, vinx_hsynci) and Data (vinx_dn) valid to vinx_clki transition (3)(4)(5) | 2.52                |     | ns   |
| V5  | t <sub>h(CLK-CTL/DATA)</sub>  | Input hold time, Control (vinx_dei, vinx_vsynci, vinx_fldi, vinx_hsynci) and Data (vinx_dn) valid from vinx_clki transition(3)(4)(5) | -0.05               |     | ns   |

- (1) For maximum frequency of 165 MHz.
- (2) P = vinx\_clki period.
- (3) x in vinx = 1a, 1b, 2a and 2b.
- (4) n in dn = 0 to 7 when x = 1b, 2b; n = 0 to 23 when x = 1a and 2a;
- (5) i in clki, dei, vsynci, hsynci and fldi = 0 or 1.



SPRS91v\_VIP\_01

Figure 5-19. Video Input Ports Clock Signal



SPRS8xx\_VIP\_02

Figure 5-20. Video Input Ports Timings

### **CAUTION**

The IO timings provided in this section are only valid for VIN1 and VIN2 if signals within a single IOSET are used. The IOSETs are defined in Table 5-29 and Table 5-30.

In Table 5-29 and Table 5-30 are presented the specific groupings of signals (IOSET) for use with vin1a, vin1b, vin2a and vin2b.



# Table 5-29. VIN1 IOSETs

| SIGNALS      | IOS  | SET1 | IOS  | ET2   | IOS  | ET3      | IOS  | ET4 |
|--------------|------|------|------|-------|------|----------|------|-----|
|              | BALL | MUX  | BALL | MUX   | BALL | MUX      | BALL | MUX |
| <u>'</u>     |      |      |      | vin1a |      | <u>'</u> |      |     |
| vin1a_clk0   | F22  | 0    | F22  | 0     | F22  | 0        | F22  | 0   |
| vin1a_de0    | F21  | 0    | F21  | 0     | F21  | 0        | F19  | 2   |
| vin1a_fld0   |      |      |      |       | F20  | 0        |      |     |
| vin1a_hsync0 |      |      |      |       | F19  | 0        |      |     |
| vin1a_vsync0 | G19  | 0    | G19  | 0     | G19  | 0        | G19  | 0   |
| vin1a_d0     | G18  | 0    | G18  | 0     | G18  | 0        | G18  | 0   |
| vin1a_d1     | G21  | 0    | G21  | 0     | G21  | 0        | G21  | 0   |
| vin1a_d2     | G22  | 0    | G22  | 0     | G22  | 0        | G22  | 0   |
| vin1a_d3     | H18  | 0    | H18  | 0     | H18  | 0        | H18  | 0   |
| vin1a_d4     | H20  | 0    | H20  | 0     | H20  | 0        | H20  | 0   |
| vin1a_d5     | H19  | 0    | H19  | 0     | H19  | 0        | H19  | 0   |
| vin1a_d6     | H22  | 0    | H22  | 0     | H22  | 0        | H22  | 0   |
| vin1a_d7     | H21  | 0    | H21  | 0     | H21  | 0        | H21  | 0   |
| vin1a_d8     | J17  | 0    |      |       | J17  | 0        |      |     |
| vin1a_d9     | K22  | 0    |      |       | K22  | 0        |      |     |
| vin1a_d10    | K21  | 0    |      |       | K21  | 0        |      |     |
| vin1a_d11    | K18  | 0    |      |       | K18  | 0        |      |     |
| vin1a_d12    | K17  | 0    |      |       | AB17 | 2        |      |     |
| vin1a_d13    | K19  | 0    |      |       | U17  | 2        |      |     |
| vin1a_d14    | K20  | 0    |      |       | W17  | 2        |      |     |
| vin1a_d15    | L21  | 0    |      |       | AA17 | 2        |      |     |
| <u>'</u>     |      |      |      | vin1b |      |          |      |     |
| vin1b_clk1   |      |      |      |       |      |          | F21  | 2   |
| vin1b_hsync1 |      |      |      |       |      |          | W7   | 7   |
| vin1b_vsync1 |      |      |      |       |      |          | W6   | 7   |
| vin1b_d0     |      |      |      |       |      |          | J17  | 2   |
| vin1b_d1     |      |      |      |       |      |          | K22  | 2   |
| vin1b_d2     |      |      |      |       |      |          | K21  | 2   |
| vin1b_d3     |      |      |      |       |      |          | K18  | 2   |
| vin1b_d4     |      |      |      |       |      |          | K17  | 2   |
| vin1b_d5     |      |      |      |       |      |          | K19  | 2   |
| vin1b_d6     |      |      |      |       |      |          | K20  | 2   |
| vin1b_d7     |      |      |      |       |      |          | L21  | 2   |

# Table 5-30. VIN2 IOSETs

| SIGNALS      | IOS  | ET1 | 108   | SET2 | IOS  | ET3 |
|--------------|------|-----|-------|------|------|-----|
|              | BALL | MUX | BALL  | MUX  | BALL | MUX |
|              |      |     | vin2a |      |      |     |
| vin2a_clk0   | L22  | 0   | AB17  | 9    | L22  | 0   |
| vin2a_de0    | M17  | 0   | AA17  | 9    |      |     |
| vin2a_fld0   | M18  | 0   | U16   | 9    |      |     |
| vin2a_hsync0 |      |     | W7    | 2    | F14  | 9   |
| vin2a_vsync0 | W6   | 2   | W6    | 2    | C14  | 9   |
| vin2a_d0     | AA14 | 2   | AA14  | 2    | AA14 | 2   |
| vin2a_d1     | AB14 | 2   | AB14  | 2    | AB14 | 2   |



Table 5-30. VIN2 IOSETs (continued)

| SIGNALS      | IOS  | ET1 | IOS   | SET2 | IOS  | ET3 |
|--------------|------|-----|-------|------|------|-----|
|              | BALL | MUX | BALL  | MUX  | BALL | MUX |
| vin2a_d2     | U13  | 2   | U13   | 2    | U13  | 2   |
| vin2a_d3     | V13  | 2   | V13   | 2    | V13  | 2   |
| vin2a_d4     | Y13  | 2   | Y13   | 2    | Y13  | 2   |
| vin2a_d5     | W13  | 2   | W13   | 2    | W13  | 2   |
| vin2a_d6     | U11  | 2   | U11   | 2    | U11  | 2   |
| vin2a_d7     | V11  | 2   | V11   | 2    | V11  | 2   |
| vin2a_d8     |      |     | U9    | 2    |      |     |
| vin2a_d9     |      |     | W11   | 2    |      |     |
| vin2a_d10    |      |     | V9    | 2    |      |     |
| vin2a_d11    |      |     | W9    | 2    |      |     |
| vin2a_d12    |      |     | U8    | 2    |      |     |
| vin2a_d13    |      |     | W8    | 2    |      |     |
| vin2a_d14    |      |     | U7    | 2    |      |     |
| vin2a_d15    |      |     | V7    | 2    |      |     |
|              |      |     | vin2b |      |      |     |
| vin2b_clk1   |      |     |       |      | F20  | 2   |
| vin2b_hsync1 |      |     |       |      | M17  | 2   |
| vin2b_vsync1 |      |     |       |      | M18  | 2   |
| vin2b_d0     |      |     |       |      | U9   | 5   |
| vin2b_d1     |      |     |       |      | W11  | 5   |
| vin2b_d2     |      |     |       |      | V9   | 5   |
| vin2b_d3     |      |     |       |      | W9   | 5   |
| vin2b_d4     |      |     |       |      | U8   | 5   |
| vin2b_d5     |      |     |       |      | W8   | 5   |
| vin2b_d6     |      |     |       |      | U7   | 5   |
| vin2b_d7     |      |     |       |      | V7   | 5   |

### 5.9.6.3 DSS

Display Parallel Interfaces (DPI) channels are available in DSS named DPI Video Output 1.

Every VOUT interface consists of:

- 24-bit data bus (data[23:0])
- Horizontal synchronization signal (HSYNC)
- Vertical synchronization signal (VSYNC)
- Data enable (DE)
- Field ID (FID)
- Pixel clock (CLK)

### **NOTE**

For more information, see the Display Subsystem section of the Device TRM.



#### **CAUTION**

All pads/balls configured as vouti\_\* signals must be programmed to use slow slew rate by setting the corresponding CTRL\_CORE\_PAD\_\*[SLEWCONTROL] register field to SLOW (0b1).

Table 5-31 and Figure 5-21 assume testing over the recommended operating conditions and electrical characteristic conditions.

Table 5-31. DPI Video Output 1 Switching Characteristics (1)(2)

| NO. | PARAMETER                | DESCRIPTION                                                                                                                           | MODE | MIN     | MAX  | UNIT |
|-----|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------|
| D1  | t <sub>c(clk)</sub>      | Cycle time, output pixel clock vouti_clk                                                                                              |      | 6.73    |      | ns   |
| D2  | t <sub>w(clkL)</sub>     | Pulse duration, output pixel clock vouti_clk low                                                                                      |      | Px0.5-1 |      | ns   |
| D3  | t <sub>w(clkH)</sub>     | Pulse duration, output pixel clock vouti_clk high                                                                                     |      | Px0.5-1 |      | ns   |
| D5  | t <sub>d(clk-ctlV)</sub> | Delay time, output pixel clock vouti_clk transition to output data vouti_d[23:0] valid                                                | DPI1 | -1.33   | 1.01 | ns   |
| D6  | t <sub>d(clk-dV)</sub>   | Delay time, output pixel clock vouti_clk transition to output control signals vouti_vsync, vouti_hsync, vouti_de, and vouti_fld valid | DPI1 | -1.33   | 1.01 | ns   |

- (1) P = output vout1\_clk period in ns.
- (2) All pads/balls configured as vouti\_\* signals must be programmed to use slow slew rate by setting the corresponding CTRL\_CORE\_PAD\_\*[SLEWCONTROL] register field to SLOW (0b1).
- (3) SERDES transceivers may be sensitive to the jitter profile of vouti\_clk. See Application Note SPRAC62 for additional guidance.



Figure 5-21. DPI Video Output(1)(2)(3)

- (1) The configuration of assertion of the data can be programmed on the falling or rising edge of the pixel clock.
- (2) The polarity and the pulse width of vout1\_hsync and vout1\_vsync are programmable, refer to the DSS section of the device TRM.
- (3) The vout1\_clk frequency can be configured, refer to the DSS section of the device TRM.



#### 5.9.6.4 ISS

#### NOTE

For more information, see the Imaging Subsystem chapter of the device TRM.

The imaging subsystem (ISS) deals with the processing of the pixel data coming from an external image sensor or data from memory (image format encoding and decoding can be done to and from memory). With its subparts, such as interfaces and interconnects, image signal processor (ISP), and still image coprocessor (SIMCOP), the ISS is a key component for the following use cases:

- Rear View Camera
- Front View Stereo Camera
- Surround View Camera

The ISS is mainly composed of CAL\_A, CAL\_B, LVDS-RX camera interfaces, a parallel interface (CPI), an ISP, and a block-based imaging accelerator (SIMCOP).

- The Camera Adapter Layer (CAL\_A) supports MIPI® CSI2 protocol with four data lanes. The CAL\_A is targeted as sensor capture interface and write DMA, while CAL\_B is targeted as read DMA engine and does not support sensor capture.
- The LVDS receiver (LVDS-RX) support Sony / Aptina / Omnivision / Panasonic / AltaSens serial interfaces.
- The parallel interface (CPI) supports up to 16 data lanes.

All interfaces can use the image signal processor (ISP), but not concurrently. When one interface uses the ISP, the other must send data to memory. However, the ISP can still be used to process this data in memory-to-memory. Time multiplex processing is also possible.

The camera adaptation layer (CAL) deals with the processing of the pixel data coming from an external image sensor, data from memory. The CAL is a key component for the following multimedia applications: camera viewfinder, video record, and still image capture. The CAL has two serial camera interfaces (primary and secondary):

The primary serial interface (CSI2 Port A) is compliant with MIPI CSI-2 protocol with four data lanes.

## 5.9.6.4.1 CSI-2 MIPI D-PHY-1.5 V and 1.8 V

The CSI-2 port A is compliant with the MIPI D-PHY RX specification v1.00.00 and the MIPI CSI-2 specification v1.00, with 4 data differential lanes plus 1 clock differential lane in synchronous mode, double data rate:

1.5 Gbps (750 MHz) @OPP\_NOM for each lane.

### **CAUTION**

The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-32.

In Table 5-32 are presented the specific groupings of signals (IOSET) for use with ISS.

Table 5-32. Camera Parallel Interface (CPI) IOSETs

| SIGNALS   | IOS      | ET1 | IOS  | ET2 |
|-----------|----------|-----|------|-----|
|           | BALL MUX |     | BALL | MUX |
| cpi_pclk  | F22      | 1   | F22  | 1   |
| cpi_data0 | F19      | 1   | F19  | 1   |
| cpi_data1 | G19      | 1   | G19  | 1   |



Table 5-32. Camera Parallel Interface (CPI) IOSETs (continued)

| SIGNALS     | IOS  | ET1 | IOS  | ET2 |
|-------------|------|-----|------|-----|
|             | BALL | MUX | BALL | MUX |
| cpi_data2   | G18  | 1   | G18  | 1   |
| cpi_data3   | G21  | 1   | G21  | 1   |
| cpi_data4   | G22  | 1   | G22  | 1   |
| cpi_data5   | H18  | 1   | H18  | 1   |
| cpi_data6   | H20  | 1   | H20  | 1   |
| cpi_data7   | H19  | 1   | H19  | 1   |
| cpi_data8   | H22  | 1   | H22  | 1   |
| cpi_data9   | H21  | 1   | H21  | 1   |
| cpi_data10  | J17  | 1   | J17  | 1   |
| cpi_data11  | K22  | 1   | K22  | 1   |
| cpi_data12  | K21  | 1   | K21  | 1   |
| cpi_data13  | K18  | 1   | K18  | 1   |
| cpi_data14  | K17  | 1   | K17  | 1   |
| cpi_data15  |      |     | L21  | 1   |
| cpi_wen     | K19  | 1   | K19  | 1   |
| cpi_fid     | K20  | 1   | K20  | 1   |
| cpi_hsync   | F21  | 1   | F21  | 1   |
| cpi_vsync   | F20  | 1   | F20  | 1   |
| cam_nreset  |      |     | W6   | 1   |
| cam_strobe  | B18  | 3   | M17  | 1   |
| cam_shutter | C18  | 3   | M18  | 1   |

For more information, please contact your local TI representative.

# 5.9.6.5 EMIF

The device has a dedicated interface to DDR3 and DDR3L SDRAM. It supports JEDEC standard compliant DDR3 and DDR3L SDRAM devices with the following features:

- 16-bit or 32-bit data path to external SDRAM memory
- Memory device capacity: 128Mb, 256Mb, 512Mb, 1Gb, 2Gb, 4Gb and 8Gb devices (Single die only)
- One interface with associated DDR3/DDR3L PHYs

### NOTE

For more information, see the EMIF Controller section of the Device TRM.

### 5.9.6.6 GPMC

The GPMC is the unified memory controller that interfaces external memory devices such as:

- · Asynchronous SRAM-like memories and ASIC devices
- Asynchronous page mode and synchronous burst NOR flash
- NAND flash

#### NOTE

For more information, see the General-Purpose Memory Controller section of the Device TRM.



## 5.9.6.6.1 GPMC/NOR Flash Interface Synchronous Timing

Table 5-33 and Table 5-34, Table 5-35 and Table 5-36 assume testing over the recommended operating conditions and electrical characteristic conditions below (see Figure 5-22, Figure 5-23, Figure 5-24, Figure 5-25, Figure 5-26 and Figure 5-27).

Table 5-33. GPMC/NOR Flash Interface Timing Requirements - Synchronous Mode - 1 Load

| NO. | PARAMETER                   | DESCRIPTION                                               | MIN | MAX | UNIT |
|-----|-----------------------------|-----------------------------------------------------------|-----|-----|------|
| F12 | t <sub>su(dV-clkH)</sub>    | Setup time, read gpmc_ad[15:0] valid before gpmc_clk high | 1.9 |     | ns   |
| F13 | t <sub>h(clkH-dV)</sub>     | Hold time, read gpmc_ad[15:0] valid after gpmc_clk high   | 1   |     | ns   |
| F21 | t <sub>su(waitV-clkH)</sub> | Setup time, gpmc_wait[1:0] valid before gpmc_clk high     | 1.9 |     | ns   |
| F22 | t <sub>h(clkH-waitV)</sub>  | Hold Time, gpmc_wait[1:0] valid after gpmc_clk high       | 1   |     | ns   |

### **NOTE**

Wait monitoring support is limited to a WaitMonitoringTime value > 0. For a full description of wait monitoring feature, see the Device TRM.

Table 5-34. GPMC/NOR Flash Interface Switching Characteristics - Synchronous Mode - 1 Load

| NO. | PARAMETER                   | DESCRIPTION                                                               | MIN   | MAX    | UNIT |
|-----|-----------------------------|---------------------------------------------------------------------------|-------|--------|------|
| F0  | t <sub>c(clk)</sub>         | Cycle time, output clock gpmc_clk period (12)                             | 11.3  |        | ns   |
| F2  | t <sub>d(clkH-nCSV)</sub>   | Delay time, gpmc_clk rising edge to gpmc_cs[7:0] transition (14)          | F-0.8 | F+3.1  | ns   |
| F3  | t <sub>d(clkH-nCSIV)</sub>  | Delay time, gpmc_clk rising edge to gpmc_cs[7:0] invalid (14)             | E-0.8 | E+3.1  | ns   |
| F4  | t <sub>d(ADDV-clk)</sub>    | Delay time, gpmc_a[27:0] address bus valid to gpmc_clk first edge         | B-0.8 | B+3.1  | ns   |
| F5  | t <sub>d(clkH-ADDIV)</sub>  | Delay time, gpmc_clk rising edge to gpmc_a[27:0] gpmc address bus invalid | -0.8  |        | ns   |
| F6  | t <sub>d(nBEV-clk)</sub>    | Delay time, gpmc_ben[1:0] valid to gpmc_clk rising edge                   | B-3.8 | B+1.1  | ns   |
| F7  | t <sub>d(clkH-nBEIV)</sub>  | Delay time, gpmc_clk rising edge to gpmc_ben[1:0] invalid                 | D-0.4 | D+1.1  | ns   |
| F8  | t <sub>d(clkH-nADV)</sub>   | Delay time, gpmc_clk rising edge to gpmc_advn_ale transition (14)         | G-0.8 | G+3.1  | ns   |
| F9  | t <sub>d(clkH-nADVIV)</sub> | Delay time, gpmc_clk rising edge to gpmc_advn_ale invalid (14)            | D-0.8 | D+3.1  | ns   |
| F10 | t <sub>d(clkH-nOE)</sub>    | Delay time, gpmc_clk rising edge to gpmc_oen_ren transition (14)          | H-0.8 | H+2.1  | ns   |
| F11 | t <sub>d(clkH-nOEIV)</sub>  | Delay time, gpmc_clk rising edge to gpmc_oen_ren invalid (14)             | E-0.8 | E+2.1  | ns   |
| F14 | t <sub>d(clkH-nWE)</sub>    | Delay time, gpmc_clk rising edge to gpmc_wen transition (14)              | I-0.8 | I+3.1  | ns   |
| F15 | t <sub>d(clkH-Data)</sub>   | Delay time, gpmc_clk rising edge to gpmc_ad[15:0] data bus transition     | J-1.1 | J+3.92 | ns   |
| F17 | t <sub>d(clkH-nBE)</sub>    | Delay time, gpmc_clk rising edge to gpmc_ben[1:0] transition              | J-1.1 | J+3.8  | ns   |
| F18 | t <sub>w(nCSV)</sub>        | Pulse duration, gpmc_cs[7:0] low                                          | Α     |        | ns   |
| F19 | t <sub>w(nBEV)</sub>        | Pulse duration, gpmc_ben[1:0] low                                         | С     |        | ns   |
| F20 | t <sub>w(nADVV)</sub>       | Pulse duration, gpmc_advn_ale low                                         | K     |        | ns   |
| F23 | t <sub>d(CLK-GPIO)</sub>    | Delay time, gpmc_clk transition to gpio6_16.clkout0 transition (13)       | 1.2   | 6.1    | ns   |

Table 5-35. GPMC/NOR Flash Interface Timing Requirements - Synchronous Mode - 5 Loads

| NO. | PARAMETER                   | DESCRIPTION                                               | MIN | MAX | UNIT |
|-----|-----------------------------|-----------------------------------------------------------|-----|-----|------|
| F12 | t <sub>su(dV-clkH)</sub>    | Setup time, read gpmc_ad[15:0] valid before gpmc_clk high | 2.5 |     | ns   |
| F13 | t <sub>h(clkH-dV)</sub>     | Hold time, read gpmc_ad[15:0] valid after gpmc_clk high   | 1.9 |     | ns   |
| F21 | t <sub>su(waitV-clkH)</sub> | Setup time, gpmc_wait[1:0] valid before gpmc_clk high     | 2.5 |     | ns   |
| F22 | t <sub>h(clkH-waitV)</sub>  | Hold Time, gpmc_wait[1:0] valid after gpmc_clk high       | 1.9 |     | ns   |



## Table 5-36. GPMC/NOR Flash Interface Switching Characteristics - Synchronous Mode - 5 Loads

| NO. | PARAMETER                   | DESCRIPTION                                                               | MIN        | MAX           | UNIT |
|-----|-----------------------------|---------------------------------------------------------------------------|------------|---------------|------|
| F0  | t <sub>c(clk)</sub>         | Cycle time, output clock gpmc_clk period (12)                             | 15.04      |               | ns   |
| F2  | t <sub>d(clkH-nCSV)</sub>   | Delay time, gpmc_clk rising edge to gpmc_cs[7:0] transition (14)          | F+0.7 (6)  | F+6.1 (6)     | ns   |
| F3  | t <sub>d(clkH-nCSIV)</sub>  | Delay time, gpmc_clk rising edge to gpmc_cs[7:0] invalid (14)             | E+0.7 (5)  | E+6.1 (5)     | ns   |
| F4  | t <sub>d(ADDV-clk)</sub>    | Delay time, gpmc_a[27:0] address bus valid to gpmc_clk first edge         | B+0.7 (2)  | B+6.1 (2)     | ns   |
| F5  | t <sub>d(clkH-ADDIV)</sub>  | Delay time, gpmc_clk rising edge to gpmc_a[27:0] gpmc address bus invalid | 0.7        |               | ns   |
| F6  | t <sub>d(nBEV-clk)</sub>    | Delay time, gpmc_ben[1:0] valid to gpmc_clk rising edge                   | B-4.9      | B+0.4         | ns   |
| F7  | t <sub>d(clkH-nBEIV)</sub>  | Delay time, gpmc_clk rising edge to gpmc_ben[1:0] invalid                 | D-0.4      | D+4.9         | ns   |
| F8  | t <sub>d(clkH-nADV)</sub>   | Delay time, gpmc_clk rising edge to gpmc_advn_ale transition (14)         | G+0.7 (7)  | G+6.1 (7)     | ns   |
| F9  | t <sub>d(clkH-nADVIV)</sub> | Delay time, gpmc_clk rising edge to gpmc_advn_ale invalid (14)            | D+0.7 (4)  | D+6.1 (4)     | ns   |
| F10 | t <sub>d(clkH-nOE)</sub>    | Delay time, gpmc_clk rising edge to gpmc_oen_ren transition (14)          | H+0.7 (8)  | H+5.1 (8)     | ns   |
| F11 | t <sub>d(clkH-nOEIV)</sub>  | Delay time, gpmc_clk rising edge to gpmc_oen_ren invalid (14)             | E+0.7 (5)  | E+5.1 (5)     | ns   |
| F14 | t <sub>d(clkH-nWE)</sub>    | Delay time, gpmc_clk rising edge to gpmc_wen transition (14)              | I+0.7 (9)  | I+6.1 (9)     | ns   |
| F15 | t <sub>d(clkH-Data)</sub>   | Delay time, gpmc_clk rising edge to gpmc_ad[15:0] data bus transition     | J-0.4 (10) | J+4.9<br>(10) | ns   |
| F17 | t <sub>d(clkH-nBE)</sub>    | Delay time, gpmc_clk rising edge to gpmc_ben[1:0] transition              | J-0.4 (10) | J+4.9<br>(10) | ns   |
| F18 | t <sub>w(nCSV)</sub>        | Pulse duration, gpmc_cs[7:0] low                                          | A (1)      |               | ns   |
| F19 | t <sub>w(nBEV)</sub>        | Pulse duration, gpmc_ben[1:0] low                                         | C (3)      |               | ns   |
| F20 | t <sub>w(nADVV)</sub>       | Pulse duration, gpmc_advn_ale low                                         | K (11)     |               | ns   |
| F23 | t <sub>d(CLK-GPIO)</sub>    | Delay time, gpmc_clk transition to gpio6_16.clkout0 transition (13)       | 1.2        | 6.1           | ns   |

- (1) For single read: A = (CSRdOffTime CSOnTime) x (TimeParaGranularity + 1) x GPMC\_FCLK period For burst read: A = (CSRdOffTime - CSOnTime + (n - 1) x PageBurstAccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK period For burst write: A = (CSWrOffTime - CSOnTime + (n - 1) × PageBurstAccessTime) × (TimeParaGranularity + 1) × GPMC\_FCLK period with n the page burst access number.
- (2) B = ClkActivationTime x GPMC FCLK
- (3) For single read: C = RdCycleTime × (TimeParaGranularity + 1) × GPMC\_FCLK For burst read: C = (RdCycleTime + (n - 1) × PageBurstAccessTime) × (TimeParaGranularity + 1) × GPMC\_FCLK For Burst write:  $C = (WrCycleTime + (n - 1) \times PageBurstAccessTime) \times (TimeParaGranularity + 1) \times GPMC_FCLK$  with n the page burst access number.
- (4) For single read: D = (RdCycleTime AccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK For burst read: D = (RdCycleTime - AccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK For burst write: D = (WrCycleTime - AccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK
- (5) For single read: E = (CSRdOffTime AccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK For burst read: E = (CSRdOffTime - AccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK For burst write: E = (CSWrOffTime - AccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK
- (6) For nCS falling edge (CS activated):

Case GpmcFCLKDivider = 0 :

F = 0.5 x CSExtraDelay x GPMC\_FCLK

Case GpmcFCLKDivider = 1:

F = 0.5 x CSExtraDelay x GPMC\_FCLK if (ClkActivationTime and CSOnTime are odd) or (ClkActivationTime and CSOnTime are even) F = (1 + 0.5 × CSExtraDelay) × GPMC\_FCLK otherwise

Case GpmcFCLKDivider = 2

F = 0.5 x CSExtraDelay x GPMC\_FCLK if ((CSOnTime - ClkActivationTime) is a multiple of 3)

 $F = (1 + 0.5 \times CSExtraDelay) \times GPMC\_FCLK$  if ((CSOnTime - ClkActivationTime - 1) is a multiple of 3)  $F = (2 + 0.5 \times CSExtraDelay) \times GPMC\_FCLK$  if ((CSOnTime - ClkActivationTime - 2) is a multiple of 3)

Case GpmcFCLKDivider = 3:

F = 0.5 x CSExtraDelay x GPMC\_FCLK if ((CSOnTime - ClkActivationTime) is a multiple of 4)

F = (1 + 0.5 x CSExtraDelay) x GPMC\_FCLK if ((CSOnTime - ClkActivationTime - 1) is a multiple of 4)

F = (2 + 0.5 × CSExtraDelay) × GPMC\_FCLK if ((CSOnTime - ClkActivationTime - 2) is a multiple of 4) F = (3 + 0.5 x CSExtraDelay) x GPMC\_FCLK if ((CSOnTime - ClkActivationTime - 3) is a multiple of 4)

(7) For ADV falling edge (ADV activated):

Case GpmcFCLKDivider = 0:

G = 0.5 × ADVExtraDelay × GPMC\_FCLK

Case GpmcFCLKDivider = 1:

G = 0.5 x ADVExtraDelay x GPMC\_FCLK if (ClkActivationTime and ADVOnTime are odd) or (ClkActivationTime and ADVOnTime are

 $G = (1 + 0.5 \times ADVExtraDelay) \times GPMC FCLK otherwise$ 



```
Case GpmcFCLKDivider = 2:
   G = 0.5 × ADVExtraDelay × GPMC_FCLK if ((ADVOnTime - ClkActivationTime) is a multiple of 3)
   G = (1 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVOnTime - ClkActivationTime - 1) is a multiple of 3)
   G = (2 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVOnTime - ClkActivationTime - 2) is a multiple of 3)
   For ADV rising edge (ADV deactivated) in Reading mode:
   Case GpmcFCLKDivider = 0:
   G = 0.5 × ADVExtraDelay × GPMC_FCLK
   Case GpmcFCLKDivider = 1:
   G = 0.5 × ADVExtraDelay × GPMC_FCLK if (ClkActivationTime and ADVRdOffTime are odd) or (ClkActivationTime and ADVRdOffTime
   G = (1 + 0.5 \times ADVExtraDelay) \times GPMC_FCLK otherwise
   Case GpmcFCLKDivider = 2:
   G = 0.5 x ADVExtraDelay x GPMC_FCLK if ((ADVRdOffTime - ClkActivationTime) is a multiple of 3)
   G = (1 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVRdOffTime - ClkActivationTime - 1) is a multiple of 3)
   G = (2 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVRdOffTime – ClkActivationTime – 2) is a multiple of 3)
   Case GpmcFCLKDivider = 3:
   G = 0.5 × ADVExtraDelay × GPMC_FCLK if ((ADVRdOffTime - ClkActivationTime) is a multiple of 4)
   G = (1 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVRdOffTime – ClkActivationTime – 1) is a multiple of 4)
   G = (2 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVRdOffTime - ClkActivationTime - 2) is a multiple of 4)
   G = (3 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVRdOffTime - ClkActivationTime - 3) is a multiple of 4)
   For ADV rising edge (ADV deactivated) in Writing mode:
   Case GpmcFCLKDivider = 0:
   G = 0.5 x ADVExtraDelay x GPMC_FCLK
   Case GpmcFCLKDivider = 1:
   G = 0.5 × ADVExtraDelay × GPMC_FCLK if (ClkActivationTime and ADVWrOffTime are odd) or (ClkActivationTime and ADVWrOffTime
   G = (1 + 0.5 \times ADVExtraDelay) \times GPMC_FCLK otherwise
   Case GpmcFCLKDivider = 2:
   G = 0.5 × ADVExtraDelay × GPMC_FCLK if ((ADVWrOffTime - ClkActivationTime) is a multiple of 3)
   G = (1 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVWrOffTime - ClkActivationTime - 1) is a multiple of 3)
   G = (2 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVWrOffTime - ClkActivationTime - 2) is a multiple of 3)
   Case GpmcFCLKDivider = 3:
   G = 0.5 x ADVExtraDelay x GPMC_FCLK if ((ADVWrOffTime - ClkActivationTime) is a multiple of 4)
   G = (1 + 0.5 \times ADVExtraDelay) \times GPMC_FCLK if ((ADVWrOffTime - ClkActivationTime - 1) is a multiple of 4) G = (2 + 0.5 \times ADVExtraDelay) \times GPMC_FCLK if ((ADVWrOffTime - ClkActivationTime - 2) is a multiple of 4)
   G = (3 + 0.5 × ADVExtraDelay) × GPMC_FCLK if ((ADVWrOffTime - ClkActivationTime - 3) is a multiple of 4)
(8) For OE falling edge (OE activated):
   Case GpmcFCLKDivider = 0:

    H = 0.5 x OEExtraDelay x GPMC_FCLK

   Case GpmcFCLKDivider = 1:
   - H = 0.5 x OEExtraDelay x GPMC_FCLK if (ClkActivationTime and OEOnTime are odd) or (ClkActivationTime and OEOnTime are
   - H = (1 + 0.5 × OEExtraDelay) × GPMC_FCLK otherwise
   Case GpmcFCLKDivider = 2:
   - H = 0.5 x OEExtraDelay x GPMC FCLK if ((OEOnTime - ClkActivationTime) is a multiple of 3)
   - H = (1 + 0.5 × OEExtraDelay) × GPMC_FCLK if ((OEOnTime - ClkActivationTime - 1) is a multiple of 3)
    - H = (2 + 0.5 × OEExtraDelay) × GPMC_FCLK if ((OEOnTime - ClkActivationTime - 2) is a multiple of 3)
   Case GpmcFCLKDivider = 3:
   - H = 0.5 × OEExtraDelay × GPMC_FCLK if ((OEOnTime - ClkActivationTime) is a multiple of 4)
   - H = (1 + 0.5 \times OEExtraDelay) \times GPMC\_FCLK if ((OEOnTime - ClkActivationTime - 1) is a multiple of 4) - H = (2 + 0.5 \times OEExtraDelay) \times GPMC\_FCLK if ((OEOnTime - ClkActivationTime - 2) is a multiple of 4)
   - H = (3 + 0.5 × OEExtraDelay)) × GPMC FCLK if ((OEOnTime - ClkActivationTime - 3) is a multiple of 4)
   For OE rising edge (OE desactivated):
   Case GpmcFCLKDivider = 0:
    - H = 0.5 x OEExtraDelay x GPMC FCLK
   Case GpmcFCLKDivider = 1:
   - H = 0.5 x OEExtraDelay x GPMC FCLK if (ClkActivationTime and OEOffTime are odd) or (ClkActivationTime and OEOffTime are
    - H = (1 + 0.5 x OEExtraDelay) x GPMC_FCLK otherwise
   Case GpmcFCLKDivider = 2:
    - H = 0.5 × OEExtraDelay × GPMC_FCLK if ((OEOffTime – ClkActivationTime) is a multiple of 3)
   - H = (1 + 0.5 × OEExtraDelay) × GPMC_FCLK if ((OEOffTime - ClkActivationTime - 1) is a multiple of 3)
   - H = (2 + 0.5 × OEExtraDelay) × GPMC_FCLK if ((OEOffTime - ClkActivationTime - 2) is a multiple of 3)
   Case GpmcFCLKDivider = 3:
   - H = 0.5 x OEExtraDelay x GPMC_FCLK if ((OEOffTime - ClkActivationTime) is a multiple of 4)
   - H = (1 + 0.5 x OEExtraDelay) x GPMC_FCLK if ((OEOffTime - ClkActivationTime - 1) is a multiple of 4)
   - H = (2 + 0.5 × OEExtraDelay) × GPMC_FCLK if ((OEOffTime - ClkActivationTime - 2) is a multiple of 4)
   - H = (3 + 0.5 × OEExtraDelay) × GPMC_FCLK if ((OEOffTime - ClkActivationTime - 3) is a multiple of 4)
(9) For WE falling edge (WE activated):
   Case GpmcFCLKDivider = 0:
    - I = 0.5 × WEExtraDelay × GPMC_FCLK
   Case GpmcFCLKDivider = 1:
```



- I = 0.5 x WEExtraDelay x GPMC\_FCLK if (ClkActivationTime and WEOnTime are odd) or (ClkActivationTime and WEOnTime are even)
- I = (1 + 0.5 × WEExtraDelay) × GPMC\_FCLK otherwise

Case GpmcFCLKDivider = 2:

- I = 0.5 × WEExtraDelay × GPMC\_FCLK if ((WEOnTime ClkActivationTime) is a multiple of 3)
- I = (1 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOnTime ClkActivationTime 1) is a multiple of 3)
- I = (2 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOnTime ClkActivationTime 2) is a multiple of 3)

Case GpmcFCLKDivider = 3:

- I = 0.5 x WEExtraDelay x GPMC\_FCLK if ((WEOnTime ClkActivationTime) is a multiple of 4)
- I = (1 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOnTime ClkActivationTime 1) is a multiple of 4)
- I = (2 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOnTime ClkActivationTime 2) is a multiple of 4)
- I = (3 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOnTime ClkActivationTime 3) is a multiple of 4)

For WE rising edge (WE desactivated):

Case GpmcFCLKDivider = 0:

- I = 0.5 × WEExtraDelay × GPMC\_FCLK

Case GpmcFCLKDivider = 1:

- I = 0.5 x WEExtraDelay x GPMC\_FCLK if (ClkActivationTime and WEOffTime are odd) or (ClkActivationTime and WEOffTime are even)
- I = (1 + 0.5 × WEExtraDelay) × GPMC\_FCLK otherwise

Case GpmcFCLKDivider = 2:

- I = 0.5 x WEExtraDelay x GPMC\_FCLK if ((WEOffTime ClkActivationTime) is a multiple of 3)
- I = (1 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOffTime ClkActivationTime 1) is a multiple of 3)
- I = (2 + 0.5 x WEExtraDelay) x GPMC\_FCLK if ((WEOffTime ClkActivationTime 2) is a multiple of 3)

Case GpmcFCLKDivider = 3:

- I = 0.5 × WEExtraDelay × GPMC\_FCLK if ((WEOffTime ClkActivationTime) is a multiple of 4)
- I = (1 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOffTime ClkActivationTime 1) is a multiple of 4)
- I = (2 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOffTime ClkActivationTime 2) is a multiple of 4) - I = (3 + 0.5 × WEExtraDelay) × GPMC\_FCLK if ((WEOffTime - ClkActivationTime - 3) is a multiple of 4)
- (10) J = GPMC\_FCLK period, where GPMC\_FCLK is the General Purpose Memory Controller internal functional clock
- (11) For read:
  - $K = (ADVRdOffTime ADVOnTime) \times (TimeParaGranularity + 1) \times GPMC\_FCLK \\ For write: K = (ADVWrOffTime ADVOnTime) \times (TimeParaGranularity + 1) \times GPMC\_FCLK \\$
- (12) The gpmc\_clk output clock maximum and minimum frequency is programmable in the I/F module by setting the GPMC\_CONFIG1\_CSx configuration register bit fields GpmcFCLKDivider
- (13) gpio6\_16 programmed to MUXMODE=9 (clkout1), CM\_CLKSEL\_CLKOUTMUX1 programmed to 7 (CORE\_DPLL\_OUT\_DCLK), CM\_CLKSEL\_CORE\_DPLL\_OUT\_CLK\_CLKOUTMUX programmed to 1.
- (14) CSEXTRADELAY = 0, ADVEXTRADELAY = 0, WEEXTRADELAY = 0, OEEXTRADELAY = 0. Extra half-GPMC\_FCLK cycle delay mode is not timed.



Figure 5-22. GPMC / Multiplexed 16bits NOR Flash - Synchronous Single Read -  $(GpmcFCLKDivider = 0)^{(1)(2)}$ 

- (1) In  $gpmc_csi$ , i = 0 to 7.
- (2) In  $gpmc_waitj$ , j = 0 to 1.



Figure 5-23. GPMC / Non-Multiplexed 16bits NOR Flash - Synchronous Single Read -  $(GpmcFCLKDivider = 0)^{(1)(2)}$ 

- (1) In  $gpmc\_csi$ , i = 0 to 7.
- (2) In  $gpmc_waitj$ , j = 0 to 1.



Figure 5-24. GPMC / Multiplexed 16bits NOR Flash - Synchronous Burst Read 4x16 bits -  $(GpmcFCLKDivider = 0)^{(1)(2)}$ 

- (1) In  $gpmc\_csi$ , i= 0 to 7.
- (2) In  $gpmc_waitj$ , j = 0 to 1.



Figure 5-25. GPMC / Non-Multiplexed 16bits NOR Flash - Synchronous Burst Read 4x16 bits -  $(GpmcFCLKDivider = 0)^{(1)(2)}$ 

- (1) In  $gpmc_csi$ , i = 0 to 7.
- (2) In  $gpmc_waitj$ , j = 0 to 1.





Figure 5-26. GPMC / Multiplexed 16bits NOR Flash - Synchronous Burst Write 4x16bits -  $(GpmcFCLKDivider = 0)^{(1)(2)}$ 

- (1) In "gpmc\_csi", i = 0 to 7.
- (2) In "gpmc\_waitj", j = 0 to 1.





Figure 5-27. GPMC / Non-Multiplexed 16bits NOR Flash - Synchronous Burst Write 4x16bits -  $(GpmcFCLKDivider = 0)^{(1)(2)}$ 

- (1) In "gpmc\_csi", i = 1 to 7.
- (2) In "gpmc\_waitj", j = 0 to 1.

# 5.9.6.6.2 GPMC/NOR Flash Interface Asynchronous Timing

Table 5-37 and Table 5-38 assume testing over the recommended operating conditions and electrical characteristic conditions below (see Figure 5-28, Figure 5-29, Figure 5-30, Figure 5-31, Figure 5-32 and Figure 5-33).

Table 5-37. GPMC/NOR Flash Interface Timing Requirements - Asynchronous Mode

| NO.  | PARAMETER                     | DESCRIPTION                                                      | MIN | MAX              | UNIT   |
|------|-------------------------------|------------------------------------------------------------------|-----|------------------|--------|
| FA5  | t <sub>acc(DAT)</sub>         | Data Maximum Access Time (GPMC_FCLK cycles)                      |     | H <sup>(1)</sup> | cycles |
| FA20 | t <sub>acc1-pgmode(DAT)</sub> | Page Mode Successive Data Maximum Access Time (GPMC_FCLK cycles) |     | P <sup>(2)</sup> | cycles |
| FA21 | t <sub>acc2-pgmode(DAT)</sub> | Page Mode First Data Maximum Access Time (GPMC_FCLK cycles)      |     | H <sup>(1)</sup> | cycles |
| -    | t <sub>su(DV-OEH)</sub>       | Setup time, read gpmc_ad[15:0] valid before gpmc_oen_ren high    | 1.9 |                  | ns     |
| -    | t <sub>h(OEH-DV)</sub>        | Hold time, read gpmc_ad[15:0] valid after gpmc_oen_ren high      | 1   |                  | ns     |



- (1) H = Access Time x (TimeParaGranularity + 1)
- (2) P = PageBurstAccessTime x (TimeParaGranularity + 1)

Table 5-38. GPMC/NOR Flash Interface Switching Characteristics - Asynchronous Mode

| NO.  | PARAMETER                   | DESCRIPTION                                                                         | MIN     | MAX     | UNIT |
|------|-----------------------------|-------------------------------------------------------------------------------------|---------|---------|------|
| -    | t <sub>r(DO)</sub>          | Rising time, gpmc_ad[15:0] output data                                              | 0.447   | 4.067   | ns   |
| -    | t <sub>f(DO)</sub>          | Fallling time, gpmc_ad[15:0] output data                                            | 0.43    | 4.463   | ns   |
| FA0  | t <sub>w(nBEV)</sub>        | Pulse duration, gpmc_ben[1:0] valid time                                            | N       |         | ns   |
| FA1  | t <sub>w(nCSV)</sub>        | Pulse duration, gpmc_cs[7:0] low                                                    |         | Α       | ns   |
| FA3  | t <sub>d(nCSV-nADVIV)</sub> | Delay time, gpmc_cs[7:0] valid to gpmc_advn_ale invalid                             | B - 0.2 | B + 2.0 | ns   |
| FA4  | t <sub>d(nCSV-nOEIV)</sub>  | Delay time, gpmc_cs[7:0] valid to gpmc_oen_ren invalid (Single read)                |         | C + 2.0 | ns   |
| FA9  | t <sub>d(AV-nCSV)</sub>     | Delay time, address bus valid to gpmc_cs[7:0] valid                                 |         | J + 2.0 | ns   |
| FA10 | t <sub>d(nBEV-nCSV)</sub>   | Delay time, gpmc_ben[1:0] valid to gpmc_cs[7:0] valid                               |         | J + 2.0 | ns   |
| FA12 | t <sub>d(nCSV-nADVV)</sub>  | Delay time, gpmc_cs[7:0] valid to gpmc_advn_ale valid                               |         | K + 2.0 | ns   |
| FA13 | t <sub>d(nCSV-nOEV)</sub>   | Delay time, gpmc_cs[7:0] valid to gpmc_oen_ren valid                                |         | L + 2.0 | ns   |
| FA16 | t <sub>w(AIV)</sub>         | Pulse duration, address invalid between 2 successive R/W accesses                   |         |         | ns   |
| FA18 | t <sub>d(nCSV-nOEIV)</sub>  | Delay time, gpmc_cs[7:0] valid to gpmc_oen_ren invalid (Burst read)                 | I - 0.2 | I + 2.0 | ns   |
| FA20 | t <sub>w(AV)</sub>          | Pulse duration, address valid : 2nd, 3rd and 4th accesses                           | D       |         | ns   |
| FA25 | t <sub>d(nCSV-nWEV)</sub>   | Delay time, gpmc_cs[7:0] valid to gpmc_wen valid                                    | E - 2   | E + 2.0 | ns   |
| FA27 | t <sub>d(nCSV-nWEIV)</sub>  | Delay time, gpmc_cs[7:0] valid to gpmc_wen invalid                                  | F - 0.2 | F + 2.0 | ns   |
| FA28 | t <sub>d(nWEV-DV)</sub>     | Delay time, gpmc_ wen valid to data bus valid                                       |         | 2       | ns   |
| FA29 | t <sub>d(DV-nCSV)</sub>     | Delay time, data bus valid to gpmc_cs[7:0] valid J                                  |         | J + 2.0 | ns   |
| FA37 | t <sub>d(nOEV-AIV)</sub>    | Delay time, gpmc_oen_ren valid to gpmc_ad[15:0] multiplexed 2 address bus phase end |         | 2       | ns   |

- (1) For single read: N = RdCycleTime x (TimeParaGranularity + 1) x GPMC\_FCLK For single write: N = WrCycleTime x (TimeParaGranularity + 1) x GPMC\_FCLK For burst read: N = (RdCycleTime + (n - 1) x PageBurstAccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK For burst write: N = (WrCycleTime + (n - 1) x PageBurstAccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK
- (2) For single read: A = (CSRdOffTime CSOnTime) x (TimeParaGranularity + 1) x GPMC\_FCLK
  For single write: A = (CSWrOffTime CSOnTime) x (TimeParaGranularity + 1) x GPMC\_FCLK
  For burst read: A = (CSRdOffTime CSOnTime + (n 1) x PageBurstAccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK period
  For burst write: A = (CSWrOffTime CSOnTime + (n 1) x PageBurstAccessTime) x (TimeParaGranularity + 1) x GPMC\_FCLK period
  with n the page burst access number.
- (3) For reading: B = ((ADVRdOffTime CSOnTime) x (TimeParaGranularity + 1) + 0.5 x (ADVExtraDelay CSExtraDelay)) x GPMC\_FCLK
  For writing: B = ((ADVWrOffTime CSOnTime) x (TimeParaGranularity + 1) + 0.5 x (ADVExtraDelay CSExtraDelay)) x GPMC\_FCLK
- (4) C = ((OEOffTime CSOnTime) × (TimeParaGranularity + 1) + 0.5 × (OEExtraDelay CSExtraDelay)) × GPMC\_FCLKFor single read: C = RdCycleTime × (TimeParaGranularity + 1) × GPMC\_FCLK
- (5) J = (CSOnTime × (TimeParaGranularity + 1) + 0.5 × CSExtraDelay) × GPMC\_FCLK
- (6) K = ((ADVOnTime CSOnTime) x (TimeParaGranularity + 1) + 0.5 x (ADVExtraDelay CSExtraDelay)) x GPMC\_FCLK
- (7) L = ((OEOnTime CSOnTime) x (TimeParaGranularity + 1) + 0.5 x (OEExtraDelay CSExtraDelay)) x GPMC\_FCLK
- (8) G = Cycle2CycleDelay × GPMC\_FCLK × (TimeParaGranularity + 1)
- (9) I = ((OEOffTime + (n − 1) × PageBurstAccessTime − CSOnTime) × (TimeParaGranularity + 1) + 0.5 × (OEExtraDelay − CSExtraDelay)) × GPMC\_FCLK
- (10) D = PageBurstAccessTime × (TimeParaGranularity + 1) × GPMC\_FCLK
- (11) E = ((WEOnTime CSOnTime) x (TimeParaGranularity + 1) + 0.5 x (WEExtraDelay CSExtraDelay)) x GPMC\_FCLK
- (12) F = ((WEOffTime CSOnTime) x (TimeParaGranularity + 1) + 0.5 x (WEExtraDelay CSExtraDelay)) x GPMC\_FCLK



Figure 5-28. GPMC / NOR Flash - Asynchronous Read - Single Word Timing<sup>(1)(2)(3)</sup>

- (1) In  $gpmc_csi$ , i = 0 to 7. In  $gpmc_waitj$ , j = 0 to 1.
- (2) FA5 parameter illustrates amount of time required to internally sample input data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input Data will be internally sampled by active functional clock edge. FA5 value must be stored inside AccessTime register bits field.
- (3) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.
- (4) The "DIR" (direction control) output signal is NOT pinned out on any of the device pads. It is an internal signal only representing a signal direction on the GPMC data bus.



Figure 5-29. GPMC / NOR Flash - Asynchronous Read - 32-bit Timing<sup>(1)(2)(3)</sup>

- (1) In "gpmc\_csi", i = 0 to 7. In "gpmc\_waitj", j = 0 to 1.
- (2) FA5 parameter illustrates amount of time required to internally sample input Data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input Data will be internally sampled by active functional clock edge. FA5 value should be stored inside AccessTime register bits field
- (3) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally
- (4) The "DIR" (direction control) output signal is NOT pinned out on any of the device pads. It is an internal signal only representing a signal direction on the GPMC data bus.





Figure 5-30. GPMC / NOR Flash - Asynchronous Read - Page Mode 4x16-bit Timing(1)(2)(3)(4)

- (1) In "gpmc\_csi", i = 0 to 7. In "gpmc\_waitj", j = 0 to 1
- (2) FA21 parameter illustrates amount of time required to internally sample first input Page Data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA21 functional clock cycles, First input Page Data will be internally sampled by active functional clock edge. FA21 calculation is detailled in a separated application note (ref ...) and should be stored inside AccessTime register bits field.
- (3) FA20 parameter illustrates amount of time required to internally sample successive input Page Data. It is expressed in number of GPMC functional clock cycles. After each access to input Page Data, next input Page Data will be internally sampled by active functional clock edge after FA20 functional clock cycles. FA20 is also the duration of address phases for successive input Page Data (excluding first input Page Data). FA20 value should be stored in PageBurstAccessTime register bits field.
- (4) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally
- (5) The "DIR" (direction control) output signal is NOT pinned out on any of the device pads. It is an internal signal only representing a signal direction on the GPMC data bus.





Figure 5-31. GPMC / NOR Flash - Asynchronous Write - Single Word Timing<sup>(1)</sup>

- (1) In "gpmc\_csi", i = 0 to 7. In "gpmc\_waitj", j = 0 to 1.
- (2) The "DIR" (direction control) output signal is NOT pinned out on any of the device pads. It is an internal signal only representing a signal direction on the GPMC data bus.





Figure 5-32. GPMC / Multiplexed NOR Flash - Asynchronous Read - Single Word Timing<sup>(1)(2)(3)</sup>

- (1) In "gpmc\_csi", i = 0 to 7. In "gpmc\_waitj", j = 0 to 1
- (2) FA5 parameter illustrates amount of time required to internally sample input Data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after FA5 functional clock cycles, input Data will be internally sampled by active functional clock edge. FA5 value should be stored inside AccessTime register bits field.
- (3) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally
- (4) The "DIR" (direction control) output signal is NOT pinned out on any of the device pads. It is an internal signal only representing a signal direction on the GPMC data bus.



Figure 5-33. GPMC / Multiplexed NOR Flash - Asynchronous Write - Single Word Timing<sup>(1)</sup>

- (1) In "gpmc\_csi", i = 0 to 7. In "gpmc\_waitj", j = 0 to 1.
- (2) The "DIR" (direction control) output signal is NOT pinned out on any of the device pads. It is an internal signal only representing a signal direction on the GPMC data bus.

# 5.9.6.6.3 GPMC/NAND Flash Interface Asynchronous Timing

Table 5-39 and Table 5-40 assume testing over the recommended operating conditions and electrical characteristic conditions below (see Figure 5-34, Figure 5-35, Figure 5-36 and Figure 5-37).

Table 5-39. GPMC/NAND Flash Interface Timing Requirements<sup>(1)</sup>

| NO.   | PARAMETER               | DESCRIPTION                                                   |   | MAX | UNIT   |
|-------|-------------------------|---------------------------------------------------------------|---|-----|--------|
| GNF12 | t <sub>acc(DAT)</sub>   | Data maximum access time (GPMC_FCLK Cycles)                   |   | J   | cycles |
| -     | t <sub>su(DV-OEH)</sub> | Setup time, read gpmc_ad[15:0] valid before gpmc_oen_ren high |   |     | ns     |
| -     | t <sub>h(OEH-DV)</sub>  | Hold time, read gpmc_ad[15:0] valid after gpmc_oen_ren high   | 1 |     | ns     |

(1) J = AccessTime x (TimeParaGranularity + 1)

### Table 5-40. GPMC/NAND Flash Interface Switching Characteristics

| NO.  | PARAMETER                 | DESCRIPTION                                      | MIN                    | MAX              | UNIT |
|------|---------------------------|--------------------------------------------------|------------------------|------------------|------|
| -    | t <sub>r(DO)</sub>        | Rising time, gpmc_ad[15:0] output data           | 0.447                  | 4.067            | ns   |
| -    | $t_{f(DO)}$               | Fallling time, gpmc_ad[15:0] output data         | 0.43                   | 4.463            | ns   |
| GNF0 | t <sub>w(nWEV)</sub>      | Pulse duration, gpmc_wen valid time              |                        | A <sup>(1)</sup> | ns   |
| GNF1 | t <sub>d(nCSV-nWEV)</sub> | Delay time, gpmc_cs[7:0] valid to gpmc_wen valid | B - 0.2 <sup>(2)</sup> | B + 2.0          | ns   |



# Table 5-40. GPMC/NAND Flash Interface Switching Characteristics (continued)

| NO.   | PARAMETER                   | DESCRIPTION                                              | MIN                                                   | MAX                    | UNIT |
|-------|-----------------------------|----------------------------------------------------------|-------------------------------------------------------|------------------------|------|
| GNF2  | t <sub>d(CLEH-nWEV)</sub>   | Delay time, gpmc_ben[1:0] high to gpmc_wen valid C - 0.2 |                                                       | C + 2.0                | ns   |
| GNF3  | t <sub>d(nWEV-DV)</sub>     | Delay time, gpmc_ad[15:0] valid to gpmc_wen valid        | ne, gpmc_ad[15:0] valid to gpmc_wen valid D - 0.2 (4) |                        | ns   |
| GNF4  | t <sub>d(nWEIV-DIV)</sub>   | Delay time, gpmc_wen invalid to gpmc_ad[15:0] invalid    | E - 0.2 <sup>(5)</sup>                                | E + 2.0                | ns   |
| GNF5  | t <sub>d(nWEIV-CLEIV)</sub> | Delay time, gpmc_wen invalid to gpmc_ben[1:0] invalid    | F - 0.2 <sup>(6)</sup>                                | F + 2.0                | ns   |
| GNF6  | t <sub>d(nWEIV-nCSIV)</sub> | Delay time, gpmc_wen invalid to gpmc_cs[7:0] invalid     | G - 0.2 <sup>(7)</sup>                                | G + 2.0                | ns   |
| GNF7  | t <sub>d(ALEH-nWEV)</sub>   | Delay time, gpmc_advn_ale high to gpmc_wen valid         | C - 0.2 <sup>(3)</sup>                                | C + 2.0                | ns   |
| GNF8  | t <sub>d(nWEIV-ALEIV)</sub> | Delay time, gpmc_wen invalid to gpmc_advn_ale invalid    | F - 0.2 <sup>(6)</sup>                                | F + 2.0<br>(6)         | ns   |
| GNF9  | t <sub>c(nWE)</sub>         | Cycle time, write cycle time                             |                                                       | H <sup>(8)</sup>       | ns   |
| GNF10 | t <sub>d(nCSV-nOEV)</sub>   | Delay time, gpmc_cs[7:0] valid to gpmc_oen_ren valid     | I - 0.2 <sup>(9)</sup>                                | I + 2.0 <sup>(9)</sup> | ns   |
| GNF13 | t <sub>w(nOEV)</sub>        | Pulse duration, gpmc_oen_ren valid time                  |                                                       | K                      | ns   |
| GNF14 | t <sub>c(nOE)</sub>         | Cycle time, read cycle time                              |                                                       | L <sup>(10)</sup>      | ns   |
| GNF15 | t <sub>d(nOEIV-nCSIV)</sub> | Delay time, gpmc_oen_ren invalid to gpmc_cs[7:0] invalid | M - 0.2<br>(11)                                       | M + 2.0<br>(11)        | ns   |

- (1)  $A = (WEOffTime WEOnTime) \times (TimeParaGranularity + 1) \times GPMC_FCLK$
- (2) B = ((WEOnTime CSOnTime) x (TimeParaGranularity + 1) + 0.5 x (WEExtraDelay CSExtraDelay)) x GPMC\_FCLK
- (3) C = ((WEOnTime ADVOnTime) x (TimeParaGranularity + 1) + 0.5 x (WEExtraDelay ADVExtraDelay)) x GPMC\_FCLK
- (4) D = (WEOnTime × (TimeParaGranularity + 1) + 0.5 × WEExtraDelay ) × GPMC\_FCLK
- (5) E = (WrCycleTime WEOffTime x (TimeParaGranularity + 1) 0.5 x WEExtraDelay ) x GPMC\_FCLK
- (6) F = (ADVWrOffTime WEOffTime × (TimeParaGranularity + 1) + 0.5 × (ADVExtraDelay WEExtraDelay ) × GPMC\_FCLK
- (7) G = (CSWrOffTime WEOffTime × (TimeParaGranularity + 1) + 0.5 × (CSExtraDelay WEExtraDelay ) × GPMC\_FCLK
- (8) H = WrCycleTime x (1 + TimeParaGranularity) x GPMC\_FCLK
- (9) I = ((OEOffTime + (n 1) × PageBurstAccessTime CSOnTime) × (TimeParaGranularity + 1) + 0.5 × (OEExtraDelay CSExtraDelay)) × GPMC\_FCLK
- (10) K = (OEOffTime OEOnTime) x (1 + TimeParaGranularity) x GPMC\_FCLK
- (11) L = RdCycleTime × (1 + TimeParaGranularity) × GPMC\_FCLK
- (12) M = (CSRdOffTime OEOffTime x (TimeParaGranularity + 1) + 0.5 x (CSExtraDelay OEExtraDelay ) x GPMC\_FCLK





Figure 5-34. GPMC / NAND Flash - Command Latch Cycle Timing<sup>(1)</sup>

(1) In  $gpmc\_csi$ , i = 0 to 7.



Figure 5-35. GPMC / NAND Flash - Address Latch Cycle Timing<sup>(1)</sup>

(1) In  $gpmc\_csi$ , i = 0 to 7.





Figure 5-36. GPMC / NAND Flash - Data Read Cycle Timing<sup>(1)(2)(3)</sup>

- (1) GNF12 parameter illustrates amount of time required to internally sample input Data. It is expressed in number of GPMC functional clock cycles. From start of read cycle and after GNF12 functional clock cycles, input data will be internally sampled by active functional clock edge. GNF12 value must be stored inside AccessTime register bits field.
- (2) GPMC\_FCLK is an internal clock (GPMC functional clock) not provided externally.
- (3) In  $gpmc\_csi$ , i = 0 to 7. In  $gpmc\_waitj$ , j = 0 to 1.



Figure 5-37. GPMC / NAND Flash - Data Write Cycle Timing<sup>(1)</sup>

(1) In  $gpmc\_csi$ , i = 0 to 7.

### **NOTE**

To configure the desired virtual mode the user must set MODESELECT bit and DELAYMODE bitfield for each corresponding pad control register.

The pad control registers are presented Table 4-28 and described in Device TRM, *Control Module* section.



#### 5.9.6.7 **GP Timers**

The device has eight GP timers: TIMER1 through TIMER8.

- TIMER1 (1-ms tick) includes a specific function to generate accurate tick interrupts to the operating system and it belongs to the PD\_WKUPAON domain.
- TIMER2 through TIMER8 belong to the PD\_COREAON module.

Each timer can be clocked from the system clock (19.2, 20, or 27 MHz) or the 32-kHz clock. Select the clock source at the power, reset, and clock management (PRCM) module level.

Each timer provides an interrupt through the device IRQ\_CROSSBAR.

Each timer is connected to an external pin by their PWM output or their event capture input pin (for external timer triggering).

### 5.9.6.7.1 GP Timer Features

The following are the main features of the GP timer controllers:

- Level 4 (L4) slave interface support:
  - 32-bit data bus width
  - 32- or 16-bit access supported
  - 8-bit access not supported
  - 10-bit address bus width
  - Burst mode not supported
  - Write nonposted transaction mode supported
- Interrupts generated on overflow, compare, and capture
- · Free-running 32-bit upward counter
- Compare and capture modes
- Autoreload mode
- Start and stop mode
- Programmable divider clock source (2<sub>n</sub>, where n = [0:8])
- Dedicated input trigger for capture mode and dedicated output trigger/PWM signal
- Dedicated GP output signal for using the TIMERi\_GPO\_CFG signal
- On-the-fly read/write register (while counting)
- 1-ms tick with 32.768-Hz functional clock generated (only TIMER1)

### 5.9.6.8 I2C

The device includes 2 inter-integrated circuit (I2C) modules which provide an interface to other devices compliant with Philips Semiconductors Inter-IC bus (I2C-bus<sup>™</sup>) specification version 2.1. External components attached to this 2-wire serial bus can transmit/receive 8-bit data to/from the device through the I2C module.



Note that, I2C1 and I2C2, due to characteristics of the open drain IO cells, HS mode is not supported.

### NOTE

Inter-integrated circuit i (i=1 to 2) module is also referred to as I2Ci.



### **NOTE**

For more information, see the Multimaster I2C Controller section of the Device TRM.

Table 5-41 and Figure 5-38 assume testing over the recommended operating conditions and electrical characteristic conditions below.

Table 5-41. Timing Requirements for I2C Input Timings(1)

| NO. | PARAMETER                  | DESCRIPTION                                                                   | STANDARD MODE    |                     | FAST MODE              |                    |      |
|-----|----------------------------|-------------------------------------------------------------------------------|------------------|---------------------|------------------------|--------------------|------|
|     |                            |                                                                               | MIN              | MAX                 | MIN                    | MAX                | UNIT |
| 1   | t <sub>c(SCL)</sub>        | Cycle time, SCL                                                               | 10               |                     | 2.5                    |                    | μs   |
| 2   | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high before SDA low (for a repeated START condition)          | 4.7              |                     | 0.6                    |                    | μs   |
| 3   | t <sub>h(SDAL-SCLL)</sub>  | Hold time, SCL low after SDA low (for a START and a repeated START condition) | 4                |                     | 0.6                    |                    | μs   |
| 4   | t <sub>w(SCLL)</sub>       | Pulse duration, SCL low                                                       | 4.7              |                     | 1.3                    |                    | μs   |
| 5   | t <sub>w(SCLH)</sub>       | Pulse duration, SCL high                                                      | 4                |                     | 0.6                    |                    | μs   |
| 6   | t <sub>su(SDAV-SCLH)</sub> | Setup time, SDA valid before SCL high                                         | 250              |                     | 100 <sup>(2)</sup>     |                    | ns   |
| 7   | t <sub>h(SCLL-SDAV)</sub>  | Hold time, SDA valid after SCL low                                            | 0 <sup>(3)</sup> | 3.45 <sup>(4)</sup> | 0(3)                   | 0.9 <sup>(4)</sup> | μs   |
| 8   | t <sub>w(SDAH)</sub>       | Pulse duration, SDA high between STOP and START conditions                    | 4.7              |                     | 1.3                    |                    | μs   |
| 9   | t <sub>r(SDA)</sub>        | Rise time, SDA                                                                |                  | 1000                | 20 + 0.1C <sub>b</sub> | 300                | ns   |
| 10  | t <sub>r(SCL)</sub>        | Rise time, SCL                                                                |                  | 1000                | 20 + 0.1C <sub>b</sub> | 300                | ns   |
| 11  | t <sub>f(SDA)</sub>        | Fall time, SDA                                                                |                  | 300                 | 20 + 0.1C <sub>b</sub> | 300                | ns   |
| 12  | t <sub>f(SCL)</sub>        | Fall time, SCL                                                                |                  | 300                 | 20 + 0.1C <sub>b</sub> | 300                | ns   |
| 13  | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high before SDA high (for STOP condition)                     | 4                |                     | 0.6                    |                    | μs   |
| 14  | t <sub>w(SP)</sub>         | Pulse duration, spike (must be suppressed)                                    |                  |                     | 0                      | 50                 | ns   |
| 15  | C <sub>b</sub> (5)         | Capacitive load for each bus line                                             |                  | 400                 |                        | 400                | pF   |

<sup>(1)</sup> The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down.

- (4) The maximum th(SDA-SCLL) has only to be met if the device does not stretch the low period [tw(SCLL)] of the SCL signal.
- (5) C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed.

<sup>(2)</sup> A Fast-mode I²C-bus™ device can be used in a Standard-mode I²C-bus system, but the requirement t<sub>su(SDA-SCLH)</sub>≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r</sub> max + t<sub>su(SDA-SCLH)</sub>= 1000 + 250 = 1250 ns (according to the Standard-mode I²C-Bus Specification) before the SCL line is released.

<sup>(3)</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.





Figure 5-38. I2C Receive Timing

Table 5-42 and Figure 5-39 assume testing over the recommended operating conditions and electrical characteristic conditions below.

Table 5-42. Switching Characteristics Over Recommended Operating Conditions for I2C Output Timings<sup>(2)</sup>

|     |                            |                                                                               | -      |         | -               |      |      |
|-----|----------------------------|-------------------------------------------------------------------------------|--------|---------|-----------------|------|------|
| NO. | PARAMETER                  | DESCRIPTION                                                                   | STANDA | RD MODE | FAST            | MODE | UNIT |
| NO. | PARAMETER                  | DESCRIPTION                                                                   | MIN    | MAX     | MIN             | MAX  | UNII |
| 16  | t <sub>c(SCL)</sub>        | Cycle time, SCL                                                               | 10     |         | 2.5             |      | μs   |
| 17  | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high before SDA low (for a repeated START condition)          | 4.7    |         | 0.6             |      | μs   |
| 18  | t <sub>h(SDAL-SCLL)</sub>  | Hold time, SCL low after SDA low (for a START and a repeated START condition) | 4      |         | 0.6             |      | μs   |
| 19  | t <sub>w(SCLL)</sub>       | Pulse duration, SCL low                                                       | 4.7    |         | 1.3             |      | μs   |
| 20  | t <sub>w(SCLH)</sub>       | Pulse duration, SCL high                                                      | 4      |         | 0.6             |      | μs   |
| 21  | t <sub>su(SDAV-SCLH)</sub> | Setup time, SDA valid before SCL high                                         | 250    |         | 100             |      | ns   |
| 22  | t <sub>h(SCLL-SDAV)</sub>  | Hold time, SDA valid after SCL low (for I2C bus devices)                      | 0      | 3.45    | 0               | 0.9  | μs   |
| 23  | t <sub>w(SDAH)</sub>       | Pulse duration, SDA high between STOP and START conditions                    | 4.7    |         | 1.3             |      | μs   |
| 24  | t <sub>r(SDA)</sub>        | Rise time, SDA                                                                |        | 1000    | $20 + 0.1C_b$   | 300  | ns   |
| 25  | t <sub>r(SCL)</sub>        | Rise time, SCL                                                                |        | 1000    | $20 + 0.1C_{b}$ | 300  | ns   |
| 26  | t <sub>f(SDA)</sub>        | Fall time, SDA                                                                |        | 300     | $20 + 0.1C_{b}$ | 300  | ns   |
| 27  | t <sub>f(SCL)</sub>        | Fall time, SCL                                                                |        | 300     | $20 + 0.1C_{b}$ | 300  | ns   |
| 28  | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high before SDA high (for STOP condition)                     | 4      |         | 0.6             |      | μs   |
| 29  | Cp                         | Capacitance for each I2C pin                                                  | ·      | 10      |                 | 10   | pF   |

- (1) C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed.
- (2) Software must properly configure the I2C module registers to achieve the timings shown in this table. See the Device TRM for details.



Figure 5-39. I2C Transmit Timing

rigure 3-33. IZO Transmit i

The UART performs serial-to-parallel conversions on data received from a peripheral device and parallel-to-serial conversion on data received from the CPU. There are 3 UART modules in the device. Each UART can be used for configuration and data exchange with a number of external peripheral devices or interprocessor communication between devices.

The UARTi (where i = 1 to 3) include the following features:

16C750 compatibility

5.9.6.9 UART

- · 64-byte FIFO buffer for receiver and 64-byte FIFO for transmitter
- Baud generation based on programmable divisors N (where N = 1...16 384) operating from a fixed functional clock of 48 MHz or 192 MHz
- · Break character detection and generation
- Configurable data format:
  - Data bit: 5, 6, 7, or 8 bits
  - Parity bit: Even, odd, none
  - Stop-bit: 1, 1.5, 2 bit(s)
- Flow control: Hardware (RTS/CTS) or software (XON/XOFF)

NOTE

For more information, see the UART section of the Device TRM.

Table 5-43, Table 5-44 and Figure 5-40 assume testing over the recommended operating conditions and electrical characteristic conditions below.

Table 5-43. Timing Requirements for UART

| NO. | PARAMETER              | DESCRIPTION                                             | MIN                  | MAX                  | UNIT |
|-----|------------------------|---------------------------------------------------------|----------------------|----------------------|------|
| 4   | $t_{w(RX)}$            | Pulse width, receive data bit, 15/30/100pF high or low  | 0.96U <sup>(1)</sup> | 1.05U <sup>(1)</sup> | ns   |
| 5   | t <sub>w(CTS)</sub>    | Pulse width, receive start bit, 15/30/100pF high or low | 0.96U <sup>(1)</sup> | 1.05U <sup>(1)</sup> | ns   |
|     | t <sub>d(RTS-TX)</sub> | Delay time, transmit start bit to transmit data         | P <sup>(2)</sup>     |                      | ns   |
|     | t <sub>d(CTS-TX)</sub> | Delay time, receive start bit to transmit data          | P <sup>(2)</sup>     |                      | ns   |



- (1) U = UART baud time = 1/programmed baud rate
- (2) P = Clock period of the reference clock (FCLK, usually 48 MHz or 192MHz).

Table 5-44. Switching Characteristics Over Recommended Operating Conditions for UART

| NO. | PARAMETER           | DESCRIPTION                                     |                      |                      | MAX                  | UNIT |
|-----|---------------------|-------------------------------------------------|----------------------|----------------------|----------------------|------|
|     |                     |                                                 | 15 pF                |                      | 12                   |      |
|     | f <sub>(baud)</sub> | Maximum programmable baud rate                  | 30 pF                |                      | 0.23                 | MHz  |
|     |                     |                                                 | 100 pF               |                      | 0.115                |      |
| 2   | t <sub>w(TX)</sub>  | Pulse width, transmit data bit, 15/30/100 pF h  | igh or low           | U - 2 <sup>(1)</sup> | U + 2 <sup>(1)</sup> | ns   |
| 3   | t <sub>w(RTS)</sub> | Pulse width, transmit start bit, 15/30/100 pF h | U - 2 <sup>(1)</sup> | U + 2 <sup>(1)</sup> | ns                   |      |

(1) U = UART baud time = 1/programmed baud rate



Figure 5-40. UART Timing

## **CAUTION**

The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-45.

In Table 5-45 are presented the specific groupings of signals (IOSET) for use with UART.

Table 5-45. UART1-3 IOSETs

| SIGNALS    | IOSET1 |     | IOS   | ET2 | IOS  | ET3 |  |  |  |
|------------|--------|-----|-------|-----|------|-----|--|--|--|
|            | BALL   | MUX | BALL  | MUX | BALL | MUX |  |  |  |
| UART1      |        |     |       |     |      |     |  |  |  |
| uart1_rxd  | F13    | 0   | F13   | 0   |      |     |  |  |  |
| uart1_txd  | E14    | 0   | E14   | 0   |      |     |  |  |  |
| uart1_rtsn |        |     | C14   | 0   |      |     |  |  |  |
| uart1_ctsn |        |     | F14   | 0   |      |     |  |  |  |
|            |        |     | UART2 |     |      |     |  |  |  |
| uart2_rxd  | E7     | 2   | D14   | 0   |      |     |  |  |  |
| uart2_txd  | F7     | 2   | D15   | 0   |      |     |  |  |  |
| uart2_rtsn |        |     | F16   | 0   |      |     |  |  |  |
| uart2_ctsn |        |     | F15   | 0   |      |     |  |  |  |
|            |        |     | UART3 |     |      |     |  |  |  |
| uart3_rxd  | W7     | 4   | L1    | 1   | M2   | 1   |  |  |  |
| uart3_txd  | W6     | 4   | L2    | 1   | R6   | 1   |  |  |  |
| uart3_rtsn |        |     | R7    | 1   | T5   | 1   |  |  |  |



## Table 5-45. UART1-3 IOSETs (continued)

| SIGNALS    | IOSET1   |  | IOS  | ET2 | IOSET3 |     |  |
|------------|----------|--|------|-----|--------|-----|--|
|            | BALL MUX |  | BALL | MUX | BALL   | MUX |  |
| uart3_ctsn |          |  | N4   | 1   | U6     | 1   |  |

#### 5.9.6.10 McSPI

The McSPI is a master/slave synchronous serial bus. There are four separate McSPI modules (SPI1, SPI2, SPI3, and SPI4) in the device. All these four modules support up to four external devices (four chip selects) and are able to work as both master and slave.

The McSPI modules include the following main features:

- Serial clock with programmable frequency, polarity, and phase for each channel
- Wide selection of SPI word lengths, ranging from 4 to 32 bits
- · Up to four master channels, or single channel in slave mode
- · Master multichannel mode:
  - Full duplex/half duplex
  - Transmit-only/receive-only/transmit-and-receive modes
  - Flexible input/output (I/O) port controls per channel
  - Programmable clock granularity
  - SPI configuration per channel. This means, clock definition, polarity enabling and word width
- Power management through wake-up capabilities
- · Programmable timing control between chip select and external clock generation
- Built-in FIFO available for a single channel.
- Each SPI module supports multiple chip select pins spim cs[i], where i = 1 to 4.

# NOTE For more information, see the Serial Communication Interface section of the device TRM.

#### NOTE

The McSPIm module (m = 1 to 4) is also referred to as SPIm.

Table 5-46, Figure 5-41 and Figure 5-42 present Timing Requirements for McSPI - Master Mode.

#### Table 5-46. Timing Requirements for SPI - Master Mode

| NO. | PARAMETER                    | DESCRIPTION                                                 | MODE           | MIN            | MAX  | UNIT |
|-----|------------------------------|-------------------------------------------------------------|----------------|----------------|------|------|
| SM1 | $t_{\text{C(SPICLK)}}$       | Cycle time, spi_sclk (1) (2)                                | SPI1/2/3/<br>4 | 20.8           |      | ns   |
| SM2 | t <sub>w(SPICLKL)</sub>      | Typical Pulse duration, spi_sclk low (1)                    |                | 0.5×P-1<br>(3) |      | ns   |
| SM3 | t <sub>w(SPICLKH)</sub>      | Typical Pulse duration, spi_sclk high (1)                   |                | 0.5×P-1<br>(3) |      | ns   |
| SM4 | t <sub>su(MISO-SPICLK)</sub> | Setup time, spi_d[x] valid before spi_sclk active edge (1)  |                | 2.29           |      | ns   |
| SM5 | t <sub>h(SPICLK-MISO)</sub>  | Hold time, spi_d[x] valid after spi_sclk active edge (1)    |                | 2.67           |      | ns   |
| SM6 | t <sub>d(SPICLK-SIMO)</sub>  | Delay time, spi_sclk active edge to spi_d[x] transition (1) | SPI1/2/4       | -3.57          | 3.57 | ns   |
|     |                              |                                                             | SPI3           | -3.57          | 3.57 | ns   |
| SM7 | t <sub>d(CS-SIMO)</sub>      | Delay time, spi_cs[x] active edge to spi_d[x] transition    |                |                | 3.57 | ns   |



## Table 5-46. Timing Requirements for SPI - Master Mode (continued)

| NO. | PARAMETER                  | DESCRIPTION                                              | MODE                    | MIN       | MAX | UNIT |
|-----|----------------------------|----------------------------------------------------------|-------------------------|-----------|-----|------|
| SM8 | t <sub>d(CS-SPICLK)</sub>  | Delay time, spi_cs[x] active to spi_sclk first edge (1)  | MASTER<br>_PHA0<br>_(4) | B-4.2 (5) |     | ns   |
|     |                            |                                                          | MASTER<br>_PHA1<br>_(4) | A-4.2 (6) |     | ns   |
| SM9 | t <sub>d</sub> (SPICLK-CS) | Delay time, spi_sclk last edge to spi_cs[x] inactive (1) | MASTER<br>_PHA0<br>_(4) | A-4.2 (6) |     | ns   |
|     |                            |                                                          | MASTER<br>_PHA1<br>_(4) | B-4.2 (5) |     | ns   |

<sup>(1)</sup> This timing applies to all configurations regardless of SPI\_CLK polarity and which clock edges are used to drive output data and capture input data.

- (2) Related to the SPI\_CLK maximum frequency.
- (3) P = SPICLK period.
- (4) SPI\_CLK phase is programmable with the PHA bit of the SPI\_CH(i)CONF register.
- (5) B = (TCS + 0.5) × TSPICLKREF × Fratio, where TCS is a bit field of the SPI\_CH(i)CONF register and Fratio = Even ≥2.
- (6) When P = 20.8 ns, A = (TCS + 1) x TSPICLKREF, where TCS is a bit field of the SPI\_CH(i)CONF register. When P > 20.8 ns, A = (TCS + 0.5) x Fratio x TSPICLKREF, where TCS is a bit field of the SPI\_CH(i)CONF register.
- (7) The IO timings provided in this section are applicable for all combinations of signals for spi1 and spi2. However, the timings are only valid for spi3 and spi4 if signals within a single IOSET are used. The IOSETs are defined in the following tables.





Figure 5-41. McSPI - Master Mode Transmit







Figure 5-42. McSPI - Master Mode Receive

Table 5-47, Figure 5-43 and Figure 5-44 present Timing Requirements for McSPI - Slave Mode.

Table 5-47. Timing Requirements for SPI - Slave Mode<sup>(5)</sup>

| NO.     | PARAMETER                    | DESCRIPTION                                                | MODE     | MIN    | MAX | UNIT |
|---------|------------------------------|------------------------------------------------------------|----------|--------|-----|------|
| SS1 (1) | t <sub>c(SPICLK)</sub>       | Cycle time, spi_sclk                                       | SPI1     | 25     |     | ns   |
| (2)     |                              |                                                            | SPI2/3/4 | 33.3   |     | ns   |
| SS2 (1) | t <sub>w(SPICLKL)</sub> (3)  | Typical Pulse duration, spi_sclk low                       |          | 0.45×P |     | ns   |
| SS3 (1) | t <sub>w(SPICLKH)</sub> (3)  | Typical Pulse duration, spi_sclk high                      |          | 0.45×P |     | ns   |
| SS4 (1) | t <sub>su(SIMO-SPICLK)</sub> | Setup time, spi_d[x] valid before spi_sclk active edge     |          | 2.82   |     | ns   |
| SS5 (1) | t <sub>h(SPICLK-SIMO)</sub>  | Hold time, spi_d[x] valid after spi_sclk active edge       |          | 2.82   |     | ns   |
| SS6 (1) | t <sub>d(SPICLK-SOMI)</sub>  | Delay time, spi_sclk active edge to mcspi_somi transition  | SPI1     | 2      | 9.8 | ns   |
|         |                              |                                                            | SPI2/3/4 | 2      | 21  | ns   |
| SS7 (4) | t <sub>d(CS-SOMI)</sub>      | Delay time, spi_cs[x] active edge to mcspi_somi transition |          |        | 16  | ns   |
| SS8 (1) | t <sub>su(CS-SPICLK)</sub>   | Setup time, spi_cs[x] valid before spi_sclk first edge     |          | 2.82   |     | ns   |



## Table 5-47. Timing Requirements for SPI - Slave Mode<sup>(5)</sup> (continued)

| NO.     | PARAMETER                 | DESCRIPTION                                         | MODE | MIN  | MAX | UNIT |
|---------|---------------------------|-----------------------------------------------------|------|------|-----|------|
| SS9 (1) | t <sub>h(SPICLK-CS)</sub> | Hold time, spi_cs[x] valid after spi_sclk last edge |      | 2.82 |     | ns   |

- (1) This timing applies to all configurations regardless of SPI\_CLK polarity and which clock edges are used to drive output data and capture input data.
- (2) When operating the SPI interface in RX-only mode, the minimum Cycle time is 26ns (38.4MHz)
- (3) P = SPICLK period.
- (4) PHA = 0; SPI\_CLK phase is programmable with the PHA bit of the SPI\_CH(i)CONF register.
- (5) The IO timings provided in this section are applicable for all combinations of signals for spi1 and spi2. However, the timings are only valid for spi3 and spi4 if signals within a single IOSET are used. The IOSETs are defined in the following tables.



Figure 5-43. McSPI - Slave Mode Transmit





Figure 5-44. McSPI - Slave Mode Receive

## CAUTION

The IO timings provided in this section are applicable for all combinations of signals for SPI2 and SPI4. However, the timings are only valid for SPI1 and SPI3 if signals within a single IOSET are used. The IOSETs are defined in Table 5-48.

In Table 5-48 are presented the specific groupings of signals (IOSET) for use with McSPI.

Table 5-48. McSPI1/3 IOSETs

| SIGNALS    | S IOSET1 |   | IOS  | ET2 | IOSET3 |     |  |  |  |
|------------|----------|---|------|-----|--------|-----|--|--|--|
|            | BALL MUX |   | BALL | MUX | BALL   | MUX |  |  |  |
|            | SPI1     |   |      |     |        |     |  |  |  |
| spi1_sclk  | M2       | 0 | M2   | 0   | M2     | 0   |  |  |  |
| spi1_d1 U6 |          | 0 | U6   | 0   | U6     | 0   |  |  |  |

#### Table 5-48. McSPI1/3 IOSETs (continued)

| SIGNALS   | IOSET1 |     | IOS  | IOSET2 |      | ET3 |
|-----------|--------|-----|------|--------|------|-----|
|           | BALL   | MUX | BALL | MUX    | BALL | MUX |
| spi1_d0   | T5     | 0   | T5   | 0      | T5   | 0   |
| spi1_cs0  | R6     | 0   | R6   | 0      | R6   | 0   |
| spi1_cs1  |        |     |      |        | R5   | 0   |
| spi1_cs2  |        |     | F14  | 5      |      |     |
| spi1_cs3  |        |     | C14  | 5      |      |     |
|           |        |     | SPI3 |        |      |     |
| spi3_sclk | F15    | 4   | C6   | 4      |      |     |
| spi3_d1   | D14    | 4   | F7   | 4      |      |     |
| spi3_d0   | D15    | 4   | E7   | 4      |      |     |
| spi3_cs0  | F16    | 4   | B6   | 4      |      |     |

#### 5.9.6.11 QSPI

The Quad SPI (QSPI) module is a type of SPI module that allows single, dual or quad read access to external SPI devices. This module has a memory mapped register interface, which provides a direct interface for accessing data from external SPI devices and thus simplifying software requirements. It works as a master only. There is one QSPI module in the device and it is primary intended for fast booting from quad-SPI flash memories.

## General SPI features:

- Programmable clock divider
- Six pin interface (DCLK, CS\_N, DOUT, DIN, QDIN1, QDIN2)
- 4 external chip select signals
- Support for 3-, 4- or 6-pin SPI interface
- Programmable CS\_N to DOUT delay from 0 to 3 DCLKs
- Programmable signal polarities
- · Programmable active clock edge
- · Software controllable interface allowing for any type of SPI transfer

#### **NOTE**

For more information, see the Quad Serial Peripheral Interface section of the Device TRM.

#### **CAUTION**

The IO Timings provided in this section are only valid when all QSPI Chip Selects used in a system are configured to use the same Clock Mode (either Clock Mode 0 or Clock Mode 3).

Table 5-49 and Table 5-50 present Timing and Switching Characteristics for Quad SPI Interface.



## Table 5-49. Switching Characteristics for QSPI

| No | PARAMETER                 | DESCRIPTION                                                  | Mode                                          | MIN               | MAX               | UNIT |
|----|---------------------------|--------------------------------------------------------------|-----------------------------------------------|-------------------|-------------------|------|
| 1  | t <sub>c(SCLK)</sub>      | Cycle time, sclk                                             | Default<br>Timing<br>Mode,<br>Clock<br>Mode 0 | 10.4              |                   | ns   |
|    |                           |                                                              | Default<br>Timing<br>Mode,<br>Clock<br>Mode 3 | 15.625            |                   | ns   |
| 2  | t <sub>w(SCLKL)</sub>     | Pulse duration, sclk low                                     |                                               | YxP-1<br>(1)      |                   | ns   |
| 3  | t <sub>w(SCLKH)</sub>     | Pulse duration, sclk high                                    |                                               | YxP-1<br>(1)      |                   | ns   |
| 4  | t <sub>d(CS-SCLK)</sub>   | Delay time, sclk falling edge to cs active edge, CS3:0       | Default<br>Timing<br>Mode                     | -MxP-1<br>(2) (3) | -M×P+1<br>(2) (3) | ns   |
| 5  | t <sub>d(SCLK-CS)</sub>   | Delay time, sclk falling edge to cs inactive edge, CS3:0     | Default<br>Timing<br>Mode                     | N×P-1<br>(2) (3)  | NxP+1<br>(2) (3)  | ns   |
| 6  | t <sub>d(SCLK-D1)</sub>   | Delay time, sclk falling edge to d[0] transition             | Default<br>Timing<br>Mode                     | -1                | 1                 | ns   |
| 7  | t <sub>ena(CS-D1LZ)</sub> | Enable time, cs active edge to d[0] driven (lo-z)            |                                               | -P-3.5            | -P+2.5            | ns   |
| 8  | t <sub>dis(CS-D1Z)</sub>  | Disable time, cs active edge to d[0] tri-stated (hi-z)       |                                               | -P-2.5            | -P+2.0            | ns   |
| 9  | t <sub>d</sub> (SCLK-D1)  | Delay time, sclk first falling edge to first d[0] transition | PHA=0<br>Only,<br>Default<br>Timing<br>Mode   | -1-P              | -1-P              | ns   |

<sup>(1)</sup> The Y parameter is defined as follows: If DCLK\_DIV is 0 or ODD then, Y equals 0.5. If DCLK\_DIV is EVEN then, Y equals (DCLK\_DIV/2) / (DCLK\_DIV+1). For best performance, it is recommended to use a DCLK\_DIV of 0 or ODD to minimize the duty cycle distortion. The HSDIVIDER on CLKOUTX2\_H13 output of DPLL\_PER can be used to achieve the desired clock divider ratio. All required details about clock division factor DCLK\_DIV can be found in the device TRM.

<sup>(2)</sup> P = SCLK period.

<sup>(3)</sup> M=QSPI\_SPI\_DC\_REG.DDx + 1 when Clock Mode 0. M=QSPI\_SPI\_DC\_REG.DDx when Clock Mode 3. N = 2 when Clock Mode 0. N = 3 when Clock Mode 3.





Figure 5-45. QSPI Read (Clock Mode 3)



Figure 5-46. QSPI Read (Clock Mode 0)



## Table 5-50. Timing Requirements for QSPI

| No | PARAMETER                | DESCRIPTION                                                       | MODE                                          | MIN       | MAX | UNIT |
|----|--------------------------|-------------------------------------------------------------------|-----------------------------------------------|-----------|-----|------|
| 12 | t <sub>su(D-RTCLK)</sub> | Setup time, d[3:0] valid before falling rtclk edge                | Default<br>Timing<br>Mode,<br>Clock<br>Mode 0 | 2.9       |     | ns   |
|    | t <sub>su(D-SCLK)</sub>  | Setup time, d[3:0] valid before falling sclk edge                 | Default<br>Timing<br>Mode,<br>Clock<br>Mode 3 | 5.7       |     | ns   |
| 13 | t <sub>h(RTCLK-D)</sub>  | Hold time, d[3:0] valid after falling rtclk edge                  | Default<br>Timing<br>Mode,<br>Clock<br>Mode 0 | -0.1      |     | ns   |
|    | t <sub>h</sub> (SCLK-D)  | Hold time, d[3:0] valid after falling sclk edge                   | Default<br>Timing<br>Mode,<br>Clock<br>Mode 3 | 0.1       |     | ns   |
| 14 | t <sub>su(D-SCLK)</sub>  | Setup time, final d[3:0] bit valid before final falling sclk edge | Default<br>Timing<br>Mode,<br>Clock<br>Mode 3 | 5.7-P (1) |     | ns   |
| 15 | t <sub>h</sub> (SCLK-D)  | Hold time, final d[3:0] bit valid after final falling sclk edge   | Default<br>Timing<br>Mode,<br>Clock<br>Mode 3 | 0.1+P (1) |     | ns   |

- (1) P = SCLK period.
- (2) Clock Modes 1 and 2 are not supported.
- (3) The Device captures data on the falling clock edge in Clock Mode 0 and 3, as opposed to the traditional rising clock edge. Although non-standard, the falling-edge-based setup and hold time timings have been designed to be compatible with standard SPI devices that launch data on the falling edge in Clock Modes 0 and 3.



Figure 5-47. QSPI Write (Clock Mode 3)





Figure 5-48. QSPI Write (Clock Mode 0)

#### **NOTE**

To configure the desired virtual mode the user must set MODESELECT bit and DELAYMODE bitfield for each corresponding pad control register.

The pad control registers are presented in Table 4-28 and described in Device TRM, *Control Module section*.

#### **CAUTION**

The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-51.

In Table 5-51 are presented the specific groupings of signals (IOSET) for use with QSPI.

Table 5-51. QSPI IOSETs

| SIGNALS     | IOS  | ET1 | IOS  | ET2 | IOS  | ET3 | IOS  | ET4 |
|-------------|------|-----|------|-----|------|-----|------|-----|
|             | BALL | MUX | BALL | MUX | BALL | MUX | BALL | MUX |
| qspi1_sclk  | C8   | 1   | C8   | 1   | C8   | 1   | C8   | 1   |
| qspi1_rtclk | C14  | 8   | B7   | 1   | F13  | 5   | D8   | 2   |
| qspi1_d0    | B9   | 1   | B9   | 1   | B9   | 1   | B9   | 1   |
| qspi1_d1    | F10  | 1   | F10  | 1   | F10  | 1   | F10  | 1   |
| qspi1_d2    | A9   | 1   | A9   | 1   | A9   | 1   | A9   | 1   |
| qspi1_d3    | D10  | 1   | D10  | 1   | D10  | 1   | D10  | 1   |
| qspi1_cs0   | E10  | 1   | E10  | 1   | E10  | 1   | E10  | 1   |
| qspi1_cs1   | F15  | 5   | F15  | 5   | F15  | 5   | F15  | 5   |

#### 5.9.6.12 McASP

The multichannel audio serial port (McASP) functions as a general-purpose audio serial port optimized for the needs of multichannel audio applications. The McASP is useful for time-division multiplexed (TDM) stream, Inter-Integrated Sound (I2S) protocols, and inter-component digital audio interface transmission (DIT).



## **NOTE**

For more information, see the Serial Communication Interface section of the Device TRM.

Table 5-52, Table 5-53, Table 5-54 and Figure 5-49 present Timing Requirements for McASP1 to McASP3.

Table 5-52. Timing Requirements for McASP1 (1)

| NO. | PARAMETER                   | DESCRIPTION                                   | MODE                                                                                   | MIN          | MAX | UNIT |
|-----|-----------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------|--------------|-----|------|
| 1   | t <sub>c(AHCLKX)</sub>      | Cycle time, AHCLKX                            |                                                                                        | 20           |     | ns   |
| 2   | t <sub>w(AHCLKX)</sub>      | Pulse duration, AHCLKX high or low            |                                                                                        | 0.35P<br>(2) |     | ns   |
| 3   | t <sub>c(ACLKRX)</sub>      | Cycle time, ACLKR/X                           | Any Other Conditions                                                                   | 20           |     | ns   |
|     |                             |                                               | ACLKX/AFSX (In Sync<br>Mode), ACLKR/AFSR (In<br>Async Mode), and AXR<br>are all inputs | 15.258       |     | ns   |
| 4   | t <sub>w(ACLKRX)</sub>      | Pulse duration, ACLKR/X high or low           | Any Other Conditions                                                                   | 0.5R - 3     |     | ns   |
|     |                             |                                               | ACLKX/AFSX (In Sync<br>Mode), ACLKR/AFSR (In<br>Async Mode), and AXR<br>are all inputs | 0.38R<br>(3) |     | ns   |
| 5   | t <sub>su(AFSRX-ACLK)</sub> | Setup time, AFSR/X input valid before ACLKR/X | ACLKR/X int                                                                            | 18.5         |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out                                                         | 3            |     | ns   |
| 6   | t <sub>h(ACLK-AFSRX)</sub>  | Hold time, AFSR/X input valid after ACLKR/X   | ACLKR/X int                                                                            | 0.5          |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out                                                         | 0.4          |     | ns   |
| 7   | t <sub>su(AXR-ACLK)</sub>   | Setup time, AXR input valid before ACLKR/X    | ACLKR/X int                                                                            | 18.5         |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out                                                         | 3            |     | ns   |
| 8   | t <sub>h(ACLK-AXR)</sub>    | Hold time, AXR input valid after ACLKR/X      | ACLKR/X int                                                                            | 0.5          |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out                                                         | 0.4          |     | ns   |

<sup>(1)</sup> ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1

ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0 ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1 ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1 ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0 ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1

- (2) P = AHCLKX period in ns.
- (3) R = ACLKR/X period in ns.

Table 5-53. Timing Requirements for McASP2 (1)

| NO. | PARAMETER              | DESCRIPTION                        | MODE                                                                                                   | MIN    | MAX | UNIT |
|-----|------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------|--------|-----|------|
| 1   | t <sub>c(AHCLKX)</sub> | Cycle time, AHCLKX                 |                                                                                                        | 20     |     | ns   |
| 2   | t <sub>w(AHCLKX)</sub> | Pulse duration, AHCLKX high or low |                                                                                                        | 0.35P  |     | ns   |
| 3   | t <sub>c(ACLKRX)</sub> | Cycle time, ACLKR/X                | Any Other Conditions                                                                                   | 20     |     | ns   |
|     |                        |                                    | IOSET1 only,<br>ACLKX/AFSX (In Sync<br>Mode), ACLKR/AFSR (In<br>Async Mode), and AXR<br>are all inputs | 15.258 |     | ns   |

## Table 5-53. Timing Requirements for McASP2 (1) (continued)

| NO. | PARAMETER                   | DESCRIPTION                                   | MODE                                                                                                   | MIN          | MAX | UNIT |
|-----|-----------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------|-----|------|
| 4   | t <sub>w(ACLKRX)</sub>      | Pulse duration, ACLKR/X high or low           | Any Other Conditions                                                                                   | 0.5R - 3     |     | ns   |
|     |                             |                                               | IOSET1 only,<br>ACLKX/AFSX (In Sync<br>Mode), ACLKR/AFSR (In<br>Async Mode), and AXR<br>are all inputs | 0.38R<br>(3) |     | ns   |
| 5   | t <sub>su(AFSRX-ACLK)</sub> | Setup time, AFSR/X input valid before ACLKR/X | ACLKR/X int                                                                                            | 18.5         |     | ns   |
|     |                             |                                               | IOSET1 (vout1_*): ACLKR/X ext in IOSET1 (vout1_*): ACLKR/X ext out                                     | 4            |     | ns   |
|     |                             |                                               | IOSET2 (gpmc_*): ACLKR/X ext in IOSET2 (gpmc_*): ACLKR/X ext out                                       | 3            |     | ns   |
| 6   | t <sub>h(ACLK-AFSRX)</sub>  | Hold time, AFSR/X input valid after ACLKR/X   | ACLKR/X int                                                                                            | 0.5          |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out                                                                         | 0.4          |     | ns   |
| 7   | t <sub>su(AXR-ACLK)</sub>   | Setup time, AXR input valid before ACLKR/X    | ACLKR/X int                                                                                            | 18.5         |     | ns   |
|     |                             |                                               | IOSET1 (vout1_*): ACLKR/X ext in IOSET1 (vout1_*): ACLKR/X ext out                                     | 12           |     | ns   |
|     |                             |                                               | IOSET2 (gpmc_*): ACLKR/X ext in IOSET2 (gpmc_*): ACLKR/X ext out                                       | 3            |     | ns   |
| 8   | t <sub>h(ACLK-AXR)</sub>    | Hold time, AXR input valid after ACLKR/X      | ACLKR/X int                                                                                            | 0.5          |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out                                                                         | 0.4          |     | ns   |

(1) ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1

ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0

ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1

ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1

ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0 ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1

(2) P = AHCLKX period in ns.

(3) R = ACLKR/X period in ns.

## Table 5-54. Timing Requirements for McASP3 (1)

| NO. | PARAMETER                   | DESCRIPTION                                   | MODE                           | MIN      | MAX | UNIT |
|-----|-----------------------------|-----------------------------------------------|--------------------------------|----------|-----|------|
| 1   | t <sub>c(AHCLKX)</sub>      | Cycle time, AHCLKX                            |                                | 20       |     | ns   |
| 2   | t <sub>w(AHCLKX)</sub>      | Pulse duration, AHCLKX high or low            |                                | 0.35P    |     | ns   |
| 3   | t <sub>c(ACLKRX)</sub>      | Cycle time, ACLKR/X                           |                                | 20       |     | ns   |
| 4   | t <sub>w(ACLKRX)</sub>      | Pulse duration, ACLKR/X high or low           |                                | 0.5R - 3 |     | ns   |
| 5   | t <sub>su(AFSRX-ACLK)</sub> | Setup time, AFSR/X input valid before ACLKR/X | ACLKR/X int                    | 18.2     |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out | 4        |     | ns   |
| 6   | t <sub>h(ACLK-AFSRX)</sub>  | Hold time, AFSR/X input valid after ACLKR/X   | ACLKR/X int                    | 0.5      |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out | 0.4      |     | ns   |
|     | t <sub>su(AXR-ACLK)</sub>   | Setup time, AXR input valid before ACLKX      | ACLKX int (ASYNC=0)            | 18.2     |     | ns   |
|     |                             |                                               | ACLKR/X ext in ACLKR/X ext out | 12       |     | ns   |



Table 5-54. Timing Requirements for McASP3 (1) (continued)

| NO. | PARAMETER                | DESCRIPTION                            | MODE                           | MIN | MAX | UNIT |
|-----|--------------------------|----------------------------------------|--------------------------------|-----|-----|------|
| 8   | t <sub>h(ACLK-AXR)</sub> | Hold time, AXR input valid after ACLKX | ACLKX int (ASYNC=0)            | 0.5 |     | ns   |
|     |                          |                                        | ACLKR/X ext in ACLKR/X ext out | 0.5 |     | ns   |

- (1) ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1 (NOT SUPPORTED)
  - ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0
  - ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1
  - ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1
  - ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0
  - ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1
- (2) P = AHCLKX period in ns.
- (3) R = ACLKR/X period in ns.



- For CLKRP = CLKXP = 0, the McASP transmitter is configured for rising edge (to shift data out) and the McASP receiver is configured for falling edge (to shift data in).
- B. For CLKRP = CLKXP = 1, the McASP transmitter is configured for falling edge (to shift data out) and the McASP receiver is configured for rising edge (to shift data in).

Figure 5-49. McASP Input Timing



Table 5-55, Table 5-56, Table 5-57 and Figure 5-50 present Switching Characteristics Over Recommended Operating Conditions for McASP1 to McASP3.

Table 5-55. Switching Characteristics Over Recommended Operating Conditions for McASP1 (1)

| NO. | PARAMETER                  | DESCRIPTION                                        | MODE                           | MIN                          | MAX  | UNIT |
|-----|----------------------------|----------------------------------------------------|--------------------------------|------------------------------|------|------|
| 9   | t <sub>c(AHCLKX)</sub>     | Cycle time, AHCLKX                                 |                                | 20                           |      | ns   |
| 10  | t <sub>w(AHCLKX)</sub>     | Pulse duration, AHCLKX high or low                 |                                | 0.5P -<br>2.5 <sup>(2)</sup> |      | ns   |
| 11  | t <sub>c(ACLKRX)</sub>     | Cycle time, ACLKR/X                                |                                | 20                           |      | ns   |
| 12  | t <sub>w(ACLKRX)</sub>     | Pulse duration, ACLKR/X high or low                |                                | 0.5P -<br>2.5 <sup>(3)</sup> |      | ns   |
| 13  | t <sub>d(ACLK-AFSXR)</sub> | Delay time, ACLKR/X transmit edge to AFSX/R output | ACLKR/X int                    | 0                            | 6    | ns   |
|     |                            | valid                                              | ACLKR/X ext in ACLKR/X ext out | 2                            | 22.2 | ns   |
| 14  | t <sub>d(ACLK-AXR)</sub>   | Delay time, ACLKR/X transmit edge to AXR output    | ACLKR/X int                    | 0                            | 6    | ns   |
|     |                            | valid                                              | ACLKR/X ext in ACLKR/X ext out | 2                            | 22.2 | ns   |

<sup>(1)</sup> ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1

ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0

ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1

ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1

ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0 ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1

(3) R = ACLKR/X period in ns.

Table 5-56. Switching Characteristics Over Recommended Operating Conditions for McASP2 (1)

| NO. | PARAMETER                  | DESCRIPTION                                        | MODE                           | MIN                          | MAX  | UNIT |
|-----|----------------------------|----------------------------------------------------|--------------------------------|------------------------------|------|------|
| 9   | t <sub>c(AHCLKX)</sub>     | Cycle time, AHCLKX                                 |                                | 20                           |      | ns   |
| 10  | t <sub>w(AHCLKX)</sub>     | Pulse duration, AHCLKX high or low                 |                                | 0.5P -<br>2.5 <sup>(2)</sup> |      | ns   |
| 11  | t <sub>c(ACLKRX)</sub>     | Cycle time, ACLKR/X                                |                                | 20                           |      | ns   |
| 12  | t <sub>w(ACLKRX)</sub>     | Pulse duration, ACLKR/X high or low                |                                | 0.5P -<br>2.5 <sup>(3)</sup> |      | ns   |
| 13  | t <sub>d(ACLK-AFSXR)</sub> | Delay time, ACLKR/X transmit edge to AFSX/R output | ACLKR/X int                    | 0                            | 6    | ns   |
|     |                            | valid                                              | ACLKR/X ext in ACLKR/X ext out | 2                            | 22.2 | ns   |
| 14  | t <sub>d(ACLK-AXR)</sub>   | Delay time, ACLKR/X transmit edge to AXR output    | ACLKR/X int                    | 0                            | 6    | ns   |
|     |                            | valid                                              | ACLKR/X ext in ACLKR/X ext out | 2                            | 22.2 | ns   |

ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1

ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0

ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1

ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1

ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0

ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1

(2) P = AHCLKX period in ns.

(3) R = ACLKR/X period in ns.

Table 5-57. Switching Characteristics Over Recommended Operating Conditions for McASP3 (1)

| NO. | PARAMETER              | DESCRIPTION                        | MODE | MIN           | MAX | UNIT |
|-----|------------------------|------------------------------------|------|---------------|-----|------|
| 9   | t <sub>c(AHCLKX)</sub> | Cycle time, AHCLKX                 |      | 20            |     | ns   |
| 10  | t <sub>w(AHCLKX)</sub> | Pulse duration, AHCLKX high or low |      | 0.5P -<br>2.5 |     | ns   |
| 11  | t <sub>c(ACLKRX)</sub> | Cycle time, ACLKR/X                |      | 20            |     | ns   |

<sup>(2)</sup> P = AHCLKX period in ns.



## Table 5-57. Switching Characteristics Over Recommended Operating Conditions for McASP3 (1) (continued)

| NO. | PARAMETER                  | DESCRIPTION                                        | MODE                           | MIN           | MAX  | UNIT |
|-----|----------------------------|----------------------------------------------------|--------------------------------|---------------|------|------|
| 12  | t <sub>w(ACLKRX)</sub>     | Pulse duration, ACLKR/X high or low                |                                | 0.5P -<br>2.5 |      | ns   |
| 13  | t <sub>d(ACLK-AFSXR)</sub> | Delay time, ACLKR/X transmit edge to AFSX/R output | ACLKR/X int                    | 0             | 6    | ns   |
|     |                            | valid                                              | ACLKR/X ext in ACLKR/X ext out | 2             | 23.1 | ns   |
| 14  | t <sub>d(ACLK-AXR)</sub>   | Delay time, ACLKR/X transmit edge to AXR output    | ACLKR/X int                    | 0             | 6    | ns   |
|     |                            | valid                                              | ACLKR/X ext in ACLKR/X ext out | 2             | 23.1 | ns   |

(1) ACLKR internal: ACLKRCTL.CLKRM=1, PDIR.ACLKR = 1 ACLKR external input: ACLKRCTL.CLKRM=0, PDIR.ACLKR=0 ACLKR external output: ACLKRCTL.CLKRM=0, PDIR.ACLKR=1 ACLKX internal: ACLKXCTL.CLKXM=1, PDIR.ACLKX = 1 ACLKX external input: ACLKXCTL.CLKXM=0, PDIR.ACLKX=0 ACLKX external output: ACLKXCTL.CLKXM=0, PDIR.ACLKX=1

- (2) P = AHCLKX period in ns.
- (3) R = ACLKR/X period in ns.





SPRS91v\_McASP\_02

- A. For CLKRP = CLKXP = 1, the McASP transmitter is configured for falling edge (to shift data out) and the McASP receiver is configured for rising edge (to shift data in).
- B. For CLKRP = CLKXP = 0, the McASP transmitter is configured for rising edge (to shift data out) and the McASP receiver is configured for falling edge (to shift data in).

## Figure 5-50. McASP Output Timing

#### NOTE

To configure the desired virtual mode the user must set MODESELECT bit and DELAYMODE bitfield for each corresponding pad control register.

The pad control registers are presented Table 4-28 and described in Device TRM, Control Module section.



## **CAUTION**

The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-58.

In Table 5-58 and Table 5-59 are presented the specific groupings of signals (IOSET) for use with McASP1 and McASP2.

## Table 5-58. McASP1 IOSETs

| SIGNALS      | IOS  | ET1 | IOS  | ET2 | IOS  | ET3 |
|--------------|------|-----|------|-----|------|-----|
|              | BALL | MUX | BALL | MUX | BALL | MUX |
| mcasp1_aclkx | U17  | 1   | U17  | 1   | U17  | 1   |
| mcasp1_fsx   | W17  | 1   | W17  | 1   | W17  | 1   |
| mcasp1_aclkr | AA17 | 1   |      |     |      |     |
| mcasp1_fsr   | U16  | 1   |      |     |      |     |
| mcasp1_axr0  | W16  | 1   | W16  | 1   | W16  | 1   |
| mcasp1_axr1  | V16  | 1   | V16  | 1   | V16  | 1   |
| mcasp1_axr2  | U15  | 1   |      |     |      |     |
| mcasp1_axr3  | V15  | 1   |      |     |      |     |
| mcasp1_axr4  | Y15  | 1   |      |     |      |     |
| mcasp1_axr5  | W15  | 1   |      |     |      |     |
| mcasp1_axr6  | AA15 | 1   |      |     |      |     |
| mcasp1_axr7  | AB15 | 1   |      |     |      |     |
| mcasp1_axr8  | AA14 | 1   | AA14 | 1   | U15  | 4   |
| mcasp1_axr9  | AB14 | 1   | AB14 | 1   | V15  | 4   |
| mcasp1_axr10 |      |     | U13  | 1   | Y15  | 4   |
| mcasp1_axr11 |      |     | V13  | 1   | W15  | 4   |
| mcasp1_axr12 |      |     | Y13  | 1   | AA15 | 4   |
| mcasp1_axr13 |      |     | W13  | 1   | AB15 | 4   |
| mcasp1_axr14 |      |     | U11  | 1   | U7   | 4   |
| mcasp1_axr15 |      |     | V11  | 1   | V7   | 4   |

## Table 5-59. McASP2 IOSETs

| SIGNALS       | IOS  | SET1               | 108  | SET2               |
|---------------|------|--------------------|------|--------------------|
|               | BALL | MUX <sup>(1)</sup> | BALL | MUX <sup>(1)</sup> |
| mcasp2_ahclkx | Y13  | 15                 | C6   | 15                 |
| mcasp2_aclkx  | U11  | 15                 | F7   | 15                 |
| mcasp2_fsx    | V11  | 15                 | E7   | 15                 |
| mcasp2_aclkr  | W13  | 15                 | B6   | 15                 |
| mcasp2_fsr    | W11  | 15                 | A5   | 15                 |
| mcasp2_axr0   | V9   | 15                 | D6   | 15                 |
| mcasp2_axr1   | W9   | 15                 | C5   | 15                 |
| mcasp2_axr2   | U8   | 15                 | B5   | 15                 |
| mcasp2_axr3   | W8   | 15                 | D7   | 15                 |
| mcasp2_axr4   | U7   | 15                 | B4   | 15                 |
| mcasp2_axr5   | V7   | 15                 | A4   | 15                 |



(1) All McASP2 signals are virtual functions that present alternate multiplexing options. These virtual functions are controlled via CTRL\_CORE\_SMA\_SW\_\* registers. For more information on how to use these options, please refer to Device TRM, Chapter Control Module, Section Pad Configuration Registers.

#### 5.9.6.13 DCAN and MCAN

#### 5.9.6.13.1 DCAN

The device provides one DCAN interface for supporting distributed realtime control with a high level of security.

The DCAN interface implements the following features:

- Supports CAN protocol version 2.0 part A, B
- Bit rates up to 1 MBit/s
- 64 message objects
- Individual identifier mask for each message object
- Programmable FIFO mode for message objects
- Programmable loop-back modes for self-test operation
- · Suspend mode for debug support
- Automatic bus on after Bus-Off state by a programmable 32-bit timer
- Message RAM single error correction and double error detection (SECDED) mechanism
- Direct access to Message RAM during test mode
- Support for two interrupt lines: Level 0 and Level 1, plus separate ECC interrupt line
- · Local power down and wakeup support
- Automatic message RAM initialization
- Support for DMA access

#### 5.9.6.13.2 MCAN

The device supports one MCAN module connecting to the CAN network through external (for the device) transceiver for connection to the physical layer. The MCAN module supports up to 5 Mbit/s data rate and is compliant to ISO 11898-1:2015.

The MCAN module implements the following features:

- Conforms with ISO 11898-1:2015
- Full CAN FD support (up to 64 data bytes)
- AUTOSAR and SAE J1939 support
- Up to 32 dedicated Transmit Buffers
- Configurable Transmit FIFO, up to 32 elements
- Configurable Transmit Queue, up to 32 elements
- Configurable Transmit Event FIFO, up to 32 elements
- Up to 64 dedicated Receive Buffers
- Two configurable Receive FIFOs, up to 64 elements each
- Up to 128 filter elements
- Internal Loopback mode for self-test
- Maskable interrupts, two interrupt lines
- Two clock domains (CAN clock/Host clock)
- Parity/ECC support Message RAM single error correction and double error detection (SECDED) mechanism
- Local power-down and wakeup support
- Timestamp Counter



#### **NOTE**

For more information, see the Serial Communication Interfaces / DCAN and MCAN sections of the Device TRM.

#### NOTE

Refer to the CAN Specification for calculations necessary to validate timing compliance. Jitter tolerance calculations must be performed to validate the implementation.

Table 5-60 and Table 5-61 present Timing and Switching characteristics for DCAN and MCAN Interface.

## Table 5-60. Timing Requirements for CAN Receive

| NO. | PARAMETER              | DESCRIPTION                                      | MIN | NOM | MAX | UNIT |
|-----|------------------------|--------------------------------------------------|-----|-----|-----|------|
|     | f(baud)                | Maximum programmable baud rate                   |     |     | 1   | Mbps |
| -   | t <sub>d(CANnRX)</sub> | Delay time, CANnRX pin to receive shift register |     |     | 10  | ns   |

## Table 5-61. Switching Characteristics Over Recommended Operating Conditions for CAN Transmit

| NO. | PARAMETER              | DESCRIPTION                                                      | MIN | MAX | UNIT |
|-----|------------------------|------------------------------------------------------------------|-----|-----|------|
|     | f(baud)                | Maximum programmable baud rate                                   |     | 1   | Mbps |
| -   | t <sub>d(CANnTX)</sub> | Delay time, Transmit shift register to CANnTX pin <sup>(1)</sup> |     | 10  | ns   |

<sup>(1)</sup> These values do not include rise/fall times of the output buffer.

#### **CAUTION**

The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-62.

In Table 5-62 are presented the specific groupings of signals (IOSET) for use with DCAN and MCAN.

#### Table 5-62, DCAN and MCAN IOSETs

| SIGNALS  | IOS   | ET1 | IOS  | ET2  | IOSET3 |     | IOS  | ET4 |
|----------|-------|-----|------|------|--------|-----|------|-----|
|          | BALL  | MUX | BALL | MUX  | BALL   | MUX | BALL | MUX |
|          | DCAN1 |     |      |      |        |     |      |     |
| dcan1_tx | N5    | 0   | D14  | 12   | F14    | 12  |      |     |
| dcan1_rx | N6    | 0   | D15  | 12   | C14    | 12  |      |     |
|          |       |     |      | MCAN |        |     |      |     |
| mcan_tx  |       |     | W7   | 0    | F13    | 12  | F15  | 12  |
| mcan_rx  |       |     | W6   | 0    | E14    | 12  | F16  | 12  |

## 5.9.6.14 GMAC\_SW

The two-port gigabit ethernet switch subsystem (GMAC\_SW) provides ethernet packet communication and can be configured as an ethernet switch. It provides Reduced Gigabit Media Independent Interface (RGMII), and the Management Data Input/Output (MDIO) for physical layer device (PHY) management.

#### **NOTE**

For more information, see the Gigabit Ethernet Switch (GMAC\_SW) section of the Device TRM.



## **NOTE**

The Gigabit, Reduced and Media Independent Interface n (n = 0 to 1) are also referred to as RGMIIn

## 5.9.6.14.1 GMAC MDIO Interface Timings

Table 5-63, Table 5-64 and Figure 5-51 present Timing Requirements for MDIO.

Table 5-63. Timing Requirements for MDIO Input

| No | PARAMETER                 | DESCRIPTION                            | MIN | MAX | UNIT |
|----|---------------------------|----------------------------------------|-----|-----|------|
| 1  | t <sub>c(MDC)</sub>       | Cycle time, MDC                        | 400 |     | ns   |
| 2  | t <sub>w(MDCH)</sub>      | Pulse Duration, MDC High               | 160 |     | ns   |
| 3  | t <sub>w(MDCL)</sub>      | Pulse Duration, MDC Low                | 160 |     | ns   |
| 4  | t <sub>su(MDIO-MDC)</sub> | Setup time, MDIO valid before MDC High | 90  |     | ns   |
| 5  | t <sub>h(MDIO_MDC)</sub>  | Hold time, MDIO valid from MDC High    | 0   |     | ns   |

Table 5-64. Switching Characteristics Over Recommended Operating Conditions for MDIO Output

| No | PARAMETER                | DESCRIPTION                        | MIN | MAX | UNIT |
|----|--------------------------|------------------------------------|-----|-----|------|
| 6  | t <sub>t(MDC)</sub>      | Transition time, MDC               |     | 5   | ns   |
| 7  | t <sub>d(MDC-MDIO)</sub> | Delay time, MDC High to MDIO valid | 10  | 390 | ns   |



Figure 5-51. GMAC MDIO diagrams



## 5.9.6.14.2 GMAC RGMII Timings

Table 5-65, Table 5-66 and Figure 5-52 present Timing Requirements for receive RGMIIn operation.

Table 5-65. Timing Requirements for rgmiin\_rxc - RGMIIn Operation

| NO. | PARAMETER            | DESCRIPTION                     | SPEED     | MIN | MAX  | UNIT |
|-----|----------------------|---------------------------------|-----------|-----|------|------|
| 1   | t <sub>c(RXC)</sub>  | Cycle time, rgmiin_rxc          | 10 Mbps   | 360 | 440  | ns   |
|     |                      |                                 | 100 Mbps  | 36  | 44   | ns   |
|     |                      |                                 | 1000 Mbps | 7.2 | 8.8  | ns   |
| 2   | t <sub>w(RXCH)</sub> | Pulse duration, rgmiin_rxc high | 10 Mbps   | 160 | 240  | ns   |
|     |                      |                                 | 100 Mbps  | 16  | 24   | ns   |
|     |                      |                                 | 1000 Mbps | 3.6 | 4.4  | ns   |
| 3   | t <sub>w(RXCL)</sub> | Pulse duration, rgmiin_rxc low  | 10 Mbps   | 160 | 240  | ns   |
|     |                      |                                 | 100 Mbps  | 16  | 24   | ns   |
|     |                      |                                 | 1000 Mbps | 3.6 | 4.4  | ns   |
| 4   | t <sub>t(RXC)</sub>  | Transition time, rgmiin_rxc     | 10 Mbps   |     | 0.75 | ns   |
|     |                      |                                 | 100 Mbps  |     | 0.75 | ns   |
|     |                      |                                 | 1000 Mbps |     | 0.75 | ns   |

Table 5-66. Timing Requirements for GMAC RGMIIn Input Receive for 10/100/1000 Mbps

| NO. | PARAMETER                 | DESCRIPTION                                                           | MIN  | MAX | UNIT |
|-----|---------------------------|-----------------------------------------------------------------------|------|-----|------|
| 5   | t <sub>su(RXD-RXCH)</sub> | Setup time, receive selected signals valid before rgmiin_rxc high/low | 1.15 |     | ns   |
| 6   | t <sub>h(RXCH-RXD)</sub>  | Hold time, receive selected signals valid after rgmiin_rxc high/low   | 1.15 |     | ns   |

- (1) For RGMII, receive selected signals include: rgmiin\_rxd[3:0] and rgmiin\_rxctl.
- (2) RGMII0 requires that the 4 data pins rgmii0\_rxd[3:0] and rgmii0\_rxctl have their board propagation delays matched within 50pS of rgmii0\_rxc.
- (3) RGMII1 requires that the 4 data pins rgmii1\_rxd[3:0] and rgmii1\_rxctl have their board propagation delays matched within 50pS of rgmii1\_rxc.



- A. rgmiin\_rxc must be externally delayed relative to the data and control pins.
- B. Data and control information is received using both edges of the clocks. rgmiin\_rxd[3:0] carries data bits 3-0 on the rising edge of rgmiin\_rxc and data bits 7-4 on the falling edge ofrgmiin\_rxc. Similarly, rgmiin\_rxctl carries RXDV on rising edge of rgmiin\_rxc and RXERR on falling edge of rgmiin\_rxc.

Figure 5-52. GMAC Receive Interface Timing, RGMIIn operation

Table 5-67, Table 5-68 and Figure 5-53 present switching characteristics for rgmiin\_txctl - RGMIIn Operation for 10/100/1000 Mbit/s



## Table 5-67. Switching Characteristics Over Recommended Operating Conditions for rgmiin\_txctl - RGMIIn Operation for 10/100/1000 Mbit/s

| NO. | PARAMETER            | DESCRIPTION                     | SPEED     | MIN | MAX  | UNIT |
|-----|----------------------|---------------------------------|-----------|-----|------|------|
| 1   | t <sub>c(TXC)</sub>  | Cycle time, rgmiin_txc          | 10 Mbps   | 360 | 440  | ns   |
|     |                      |                                 | 100 Mbps  | 36  | 44   | ns   |
|     |                      |                                 | 1000 Mbps | 7.2 | 8.8  | ns   |
| 2   | t <sub>w(TXCH)</sub> | Pulse duration, rgmiin_txc high | 10 Mbps   | 160 | 240  | ns   |
|     |                      |                                 | 100 Mbps  | 16  | 24   | ns   |
|     |                      |                                 | 1000 Mbps | 3.6 | 4.4  | ns   |
| 3   | t <sub>w(TXCL)</sub> | Pulse duration, rgmiin_txc low  | 10 Mbps   | 160 | 240  | ns   |
|     |                      |                                 | 100 Mbps  | 16  | 24   | ns   |
|     |                      |                                 | 1000 Mbps | 3.6 | 4.4  | ns   |
| 4   | $t_{t(TXC)}$         | Transition time, rgmiin_txc     | 10 Mbps   | ·   | 0.75 | ns   |
|     |                      |                                 | 100 Mbps  |     | 0.75 | ns   |
|     |                      |                                 | 1000 Mbps |     | 0.75 | ns   |

## Table 5-68. Switching Characteristics for GMAC RGMIIn Output Transmit for 10/100/1000 Mbps (1)

| NO. | PARAMETER                                                                                            | DESCRIPTION                                                               | MODE                                           | MIN | MAX | UNIT |
|-----|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------|-----|-----|------|
| 5   | t <sub>osu(TXD-TXC)</sub>                                                                            | Output Setup time, transmit selected signals valid to rgmiin_txc high/low | RGMII0, Internal Delay<br>Enabled, 1000 Mbps   |     |     | ns   |
|     |                                                                                                      |                                                                           | RGMII0, Internal Delay<br>Enabled, 10/100 Mbps | 1.2 |     | ns   |
|     |                                                                                                      |                                                                           | RGMII1, Internal Delay<br>Enabled, 1000 Mbps   |     |     | ns   |
|     |                                                                                                      |                                                                           | RGMII1, Internal Delay<br>Enabled, 10/100 Mbps | 1.2 |     | ns   |
| 6   | t <sub>oh(TXC-TXD)</sub> Output Hold time, transmit selected signals valid after rgmiin_txc high/low | RGMII0, Internal Delay<br>Enabled, 1000 Mbps                              |                                                |     | ns  |      |
|     |                                                                                                      |                                                                           | RGMII0, Internal Delay<br>Enabled, 10/100 Mbps | 1.2 |     | ns   |
|     |                                                                                                      |                                                                           | RGMII1, Internal Delay<br>Enabled, 1000 Mbps   |     |     | ns   |
|     |                                                                                                      |                                                                           | RGMII1, Internal Delay<br>Enabled, 10/100 Mbps | 1.2 |     | ns   |



- (1) For RGMII, transmit selected signals include: rgmiin\_txd[3:0] and rgmiin\_txctl.
- (2) RGMII0 1000Mbps operation is not supported.
- (3) RGMII1 1000Mbps operation is not supported.



- A. TXC is delayed internally before being driven to the rgmiin\_txc pin. This internal delay is always enabled.
- B. Data and control information is transmitted using both edges of the clocks. rgmiin\_txd[3:0] carries data bits 3-0 on the rising edge of rgmiin\_txc and data bits 7-4 on the falling edge of rgmiin\_txc. Similarly, rgmiin\_txctl carries TXEN on rising edge of rgmiin\_txc and TXERR of falling edge of rgmiin\_txc.

Figure 5-53. GMAC Transmit Interface Timing RGMIIn operation

#### 5.9.6.15 SDIO Controller

MMC interface is compliant with the SDIO3.0 standard v1.0, SD Part E1 and for generic SDIO devices, it supports the following applications:

- MMC 4-bit data, SD Default speed, SDR
- MMC 4-bit data, SD High speed, SDR
- MMC 4-bit data, UHS-I SDR12 (SD Standard v3.01), 4-bit data, SDR, half cycle
- MMC 4-bit data, UHS-I SDR25 (SD Standard v3.01), 4-bit data, SDR, half cycle

## NOTE

For more information, see the SDIO Controller chapter of the Device TRM.

#### 5.9.6.15.1 MMC, SD Default Speed

Figure 5-54, Figure 5-55, Table 5-69, and Table 5-70 present Timing requirements and Switching characteristics for MMC - SD and SDIO Default speed in receiver and transmiter mode.

Table 5-69. Timing Requirements for MMC - Default Speed Mode

| NO. | PARAMETER                  | DESCRIPTION                                                     | MIN   | MAX | UNIT |
|-----|----------------------------|-----------------------------------------------------------------|-------|-----|------|
| DS5 | t <sub>su(cmdV-clkH)</sub> | Setup time, mmc_cmd valid before mmc_clk rising clock edge      | 5.11  |     | ns   |
| DS6 | t <sub>h(clkH-cmdV)</sub>  | Hold time, mmc_cmd valid after mmc_clk rising clock edge        | 20.46 |     | ns   |
| DS7 | t <sub>su(dV-clkH)</sub>   | Setup time, mmc_dat[i:0] valid before mmc_clk rising clock edge | 5.11  |     | ns   |
| DS8 | t <sub>h(clkH-dV)</sub>    | Hold time, mmc_dat[i:0] valid after mmc_clk rising clock edge   | 20.46 |     | ns   |

(1) i in [i:0] = 3

Table 5-70. Switching Characteristics for MMC - SD/SDIO Default Speed Mode

| NO. | PARAMETER            | DESCRIPTION                  | MIN             | MAX | UNIT |
|-----|----------------------|------------------------------|-----------------|-----|------|
| DS0 | fop(clk)             | Operating frequency, mmc_clk |                 | 24  | MHz  |
| DS1 | t <sub>w(clkH)</sub> | Pulse duration, mmc_clk high | 0.5×P-<br>0.270 |     | ns   |

| NO. | PARAMETER                 | DESCRIPTION                                                       | MIN             | MAX   | UNIT |
|-----|---------------------------|-------------------------------------------------------------------|-----------------|-------|------|
| DS2 | t <sub>w(clkL)</sub>      | Pulse duration, mmc_clk low                                       | 0.5×P-<br>0.270 |       | ns   |
| DS3 | t <sub>d(clkL-cmdV)</sub> | Delay time, mmc_clk falling clock edge to mmc_cmd transition      | -14.93          | 14.93 | ns   |
| DS4 | t <sub>d(clkL-dV)</sub>   | Delay time, mmc_clk falling clock edge to mmc_dat[i:0] transition | -14.93          | 14.93 | ns   |

<sup>(1)</sup> P = output mmc\_clk period in ns

<sup>(2)</sup> i in [i:0] = 3



Figure 5-54. MMC/SD/SDIOj in - Default Speed - Receiver Mode



Figure 5-55. MMC/SD/SDIOj in - Default Speed - Transmiter Mode

## 5.9.6.15.2 MMC, SD High Speed

Figure 5-56, Figure 5-57, Table 5-71, and Table 5-72 present Timing requirements and Switching characteristics for MMC - SD and SDIO High speed in receiver and transmiter mode.

Table 5-71. Timing Requirements for MMC - SD/SDIO High Speed Mode

| NO. | PARAMETER                  | DESCRIPTION                                                     | MIN | MAX | UNIT |
|-----|----------------------------|-----------------------------------------------------------------|-----|-----|------|
| HS3 | t <sub>su(cmdV-clkH)</sub> | Setup time, mmc_cmd valid before mmc_clk rising clock edge      | 5.3 |     | ns   |
| HS4 | t <sub>h(clkH-cmdV)</sub>  | Hold time, mmc_cmd valid after mmc_clk rising clock edge        | 2.6 |     | ns   |
| HS7 | t <sub>su(dV-clkH)</sub>   | Setup time, mmc_dat[i:0] valid before mmc_clk rising clock edge | 5.3 |     | ns   |
| HS8 | t <sub>h(clkH-dV)</sub>    | Hold time, mmc_dat[i:0] valid after mmc_clk rising clock edge   | 2.6 |     | ns   |



(1) i in [i:0] = 3

Table 5-72. Switching Characteristics for MMC - SD/SDIO High Speed Mode

| NO.  | PARAMETER                 | DESCRIPTION                                                       | MIN             | MAX | UNIT |
|------|---------------------------|-------------------------------------------------------------------|-----------------|-----|------|
| HS1  | fop(clk)                  | Operating frequency, mmc_clk                                      |                 | 48  | MHz  |
| HS2H | t <sub>w(clkH)</sub>      | Pulse duration, mmc_clk high                                      | 0.5×P-<br>0.270 |     | ns   |
| HS2L | t <sub>w(clkL)</sub>      | Pulse duration, mmc_clk low                                       | 0.5×P-<br>0.270 |     | ns   |
| HS5  | t <sub>d(clkL-cmdV)</sub> | Delay time, mmc_clk falling clock edge to mmc_cmd transition      | -7.6            | 3.6 | ns   |
| HS6  | t <sub>d(clkL-dV)</sub>   | Delay time, mmc_clk falling clock edge to mmc_dat[i:0] transition | -7.6            | 3.6 | ns   |

<sup>(1)</sup> P = output mmc\_clk period in ns

(2) i in [i:0] = 3



Figure 5-56. MMC/SD/SDIOj in - High Speed - Receiver Mode



Figure 5-57. MMC/SD/SDIOj in - High Speed - Transmiter Mode

## 5.9.6.15.3 MMC, SD and SDIO SDR12 Mode

Figure 5-58, Figure 5-59, Table 5-73, and Table 5-74 present Timing requirements and Switching characteristics for MMC - SD and SDIO SDR12 in receiver and transmiter mode.

Table 5-73. Timing Requirements for MMC - SDR12 Mode

| NO.    | PARAMETER                  | DESCRIPTION                                                     |       | MAX | UNIT |
|--------|----------------------------|-----------------------------------------------------------------|-------|-----|------|
| SDR125 | t <sub>su(cmdV-clkH)</sub> | Setup time, mmc_cmd valid before mmc_clk rising clock edge      | 25.99 |     | ns   |
| SDR126 | t <sub>h(clkH-cmdV)</sub>  | Hold time, mmc_cmd valid after mmc_clk rising clock edge        | 1.6   |     | ns   |
| SDR127 | t <sub>su(dV-clkH)</sub>   | Setup time, mmc_dat[i:0] valid before mmc_clk rising clock edge | 25.99 |     | ns   |
| SDR128 | t <sub>h(clkH-dV)</sub>    | Hold time, mmc_dat[i:0] valid after mmc_clk rising clock edge   | 1.6   |     | ns   |

(1) i in [i:0] = 3

Table 5-74. Switching Characteristics for MMC - SDR12 Mode

| NO.    | PARAMETER                 | DESCRIPTION                                                       | MIN             | MAX   | UNIT |
|--------|---------------------------|-------------------------------------------------------------------|-----------------|-------|------|
| SDR120 | fop(clk)                  | Operating frequency, mmc_clk                                      |                 | 24    | MHz  |
| SDR121 | t <sub>w(clkH)</sub>      | Pulse duration, mmc_clk high                                      | 0.5×P-<br>0.270 |       | ns   |
| SDR122 | t <sub>w(clkL)</sub>      | Pulse duration, mmc_clk low                                       | 0.5×P-<br>0.270 |       | ns   |
| SDR123 | t <sub>d(clkL-cmdV)</sub> | Delay time, mmc_clk falling clock edge to mmc_cmd transition      | -19.13          | 16.93 | ns   |
| SDR124 | t <sub>d(clkL-dV)</sub>   | Delay time, mmc_clk falling clock edge to mmc_dat[i:0] transition | -19.13          | 16.93 | ns   |

<sup>(1)</sup> P = output mmc\_clk period in ns

(2) i in [i:0] = 3



Figure 5-58. MMC/SD/SDIOj in - SDR12 - Receiver Mode



Figure 5-59. MMC/SD/SDIOj in - SDR12 - Transmiter Mode

## 5.9.6.15.4 MMC, SD SDR25 Mode

Figure 5-60, Figure 5-61, Table 5-75, and Table 5-76 present Timing requirements and Switching characteristics for MMC - SD and SDIO SDR25 in receiver and transmiter mode.

Table 5-75. Timing Requirements for MMC - SDR25 Mode (1)

| NO.    | PARAMETER                  | DESCRIPTION                                                     |     | MAX | UNIT |
|--------|----------------------------|-----------------------------------------------------------------|-----|-----|------|
| SDR253 | t <sub>su(cmdV-clkH)</sub> | Setup time, mmc_cmd valid before mmc_clk rising clock edge      | 5.3 |     | ns   |
| SDR254 | t <sub>h(clkH-cmdV)</sub>  | Hold time, mmc_cmd valid after mmc_clk rising clock edge        | 1.6 |     | ns   |
| SDR257 | t <sub>su(dV-clkH)</sub>   | Setup time, mmc_dat[i:0] valid before mmc_clk rising clock edge | 5.3 |     | ns   |
| SDR258 | t <sub>h(clkH-dV)</sub>    | Hold time, mmc_dat[i:0] valid after mmc_clk rising clock edge   | 1.6 |     | ns   |



(1) i in [i:0] = 3

Table 5-76. Switching Characteristics for MMC - SDR25 Mode (2)

| NO.         | PARAMETER                 | DESCRIPTION                                                       | MIN             | MAX | UNIT |
|-------------|---------------------------|-------------------------------------------------------------------|-----------------|-----|------|
| SDR251      | fop(clk)                  | Operating frequency, mmc_clk                                      |                 | 48  | MHz  |
| SDR252<br>H | t <sub>w(clkH)</sub>      | Pulse duration, mmc_clk high                                      | 0.5×P-<br>0.270 | (1) | ns   |
| SDR252L     | t <sub>w(clkL)</sub>      | Pulse duration, mmc_clk low                                       | 0.5×P-<br>0.270 | (1) | ns   |
| SDR255      | t <sub>d(clkL-cmdV)</sub> | Delay time, mmc_clk falling clock edge to mmc_cmd transition      | -8.8            | 6.6 | ns   |
| SDR256      | t <sub>d(clkL-dV)</sub>   | Delay time, mmc_clk falling clock edge to mmc_dat[i:0] transition | -8.8            | 6.6 | ns   |

<sup>(1)</sup> P = output mmc\_clk period in ns

(2) i in [i:0] = 3



Figure 5-60. MMC/SD/SDIOj in - SDR25 - Receiver Mode



Figure 5-61. MMC/SD/SDIOj in - SDR25 - Transmiter Mode

## **CAUTION**

The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-77.

In Table 5-77 are presented the specific groupings of signals (IOSET) for use with MMC.

Table 5-77, MMC IOSETs

| SIGNALS  | IOSET1 |     | IOSET2 |     | IOSET3 |     |
|----------|--------|-----|--------|-----|--------|-----|
|          | BALL   | MUX | BALL   | MUX | BALL   | MUX |
| mmc_clk  | C16    | 5   | W16    | 5   | B18    | 5   |
| mmc_cmd  | C17    | 5   | V16    | 5   | C18    | 5   |
| mmc_dat0 | E16    | 5   | U15    | 5   | A19    | 5   |
| mmc_dat1 | D16    | 5   | V15    | 5   | B20    | 5   |



#### Table 5-77. MMC IOSETs (continued)

| SIGNALS  | IOSET1 |     | IOSET2 |     | IOSET3 |     |
|----------|--------|-----|--------|-----|--------|-----|
|          | BALL   | MUX | BALL   | MUX | BALL   | MUX |
| mmc_dat2 | E17    | 5   | Y15    | 5   | C20    | 5   |
| mmc_dat3 | F17    | 5   | W15    | 5   | A20    | 5   |

#### 5.9.6.16 GPIO

The general-purpose interface combines four general-purpose input/output (GPIO) banks. Each GPIO module provides up to 32 dedicated general-purpose pins with input and output capabilities; thus, the general-purpose interface supports up to 126 pins.

These pins can be configured for the following applications:

- Data input (capture)/output (drive)
- Keyboard interface with a debounce cell
- Interrupt generation in active mode upon the detection of external events. Detected events are
  processed by two parallel independent interrupt-generation submodules to support biprocessor
  operations
- · Wake-up request generation in idle mode upon the detection of external events

#### **NOTE**

For more information, see the General-Purpose Interface chapter of the Device TRM.

#### **NOTE**

The general-purpose input/output i (i = 1 to 4) bank is also referred to as GPIOi.

#### **CAUTION**

The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-78.

In Table 5-78 are presented the specific groupings of signals (IOSET) for use with GPIO.

#### Table 5-78. GPIO2/3/4 IOSETs

| SIGNALS  | IOSET1 |     | IOSET2 |     |  |  |  |  |
|----------|--------|-----|--------|-----|--|--|--|--|
|          | BALL   | MUX | BALL   | MUX |  |  |  |  |
| GPIO2    |        |     |        |     |  |  |  |  |
| gpio2_11 |        |     | J17    | 14  |  |  |  |  |
| gpio2_12 |        |     | K22    | 14  |  |  |  |  |
| gpio2_13 |        |     | K21    | 14  |  |  |  |  |
| gpio2_14 |        |     | K18    | 14  |  |  |  |  |
| gpio2_20 |        |     | AB17   | 14  |  |  |  |  |
| gpio2_23 | AA17   | 14  | AA17   | 14  |  |  |  |  |
| gpio2_24 | U16    | 14  | U16    | 14  |  |  |  |  |
| gpio2_27 | U15    | 14  |        |     |  |  |  |  |
| gpio2_28 | V15    | 14  |        |     |  |  |  |  |
| gpio2_29 | Y15    | 14  |        |     |  |  |  |  |
| gpio2_30 | W15    | 14  |        |     |  |  |  |  |
| gpio2_31 | AA15   | 14  |        |     |  |  |  |  |



Table 5-78. GPIO2/3/4 IOSETs (continued)

| SIGNALS  | IOSET1 |       | IOSET2 |     |  |  |  |  |
|----------|--------|-------|--------|-----|--|--|--|--|
|          | BALL   | MUX   | BALL   | MUX |  |  |  |  |
| GPIO3    |        |       |        |     |  |  |  |  |
| gpio3_0  | AB15   | 14    |        |     |  |  |  |  |
| gpio3_9  | U9     | 14    | U9     | 14  |  |  |  |  |
| gpio3_10 | W11    | 14    | W11    | 14  |  |  |  |  |
| gpio3_11 | V9     | 14    | V9     | 14  |  |  |  |  |
| gpio3_12 | W9     | 14    | W9     | 14  |  |  |  |  |
| gpio3_13 | U8     | 14    | U8     | 14  |  |  |  |  |
| gpio3_14 | W8     | 14    | W8     | 14  |  |  |  |  |
| gpio3_15 | U7     | 14    |        |     |  |  |  |  |
| gpio3_16 | V7     | 14    |        |     |  |  |  |  |
|          |        | GPIO4 |        |     |  |  |  |  |
| gpio4_4  |        |       | R5     | 14  |  |  |  |  |
| gpio4_6  |        |       | N4     | 14  |  |  |  |  |
| gpio4_7  |        |       | R7     | 14  |  |  |  |  |
| gpio4_8  |        |       | L2     | 14  |  |  |  |  |
| gpio4_9  |        |       | N5     | 14  |  |  |  |  |
| gpio4_10 |        |       | N6     | 14  |  |  |  |  |

## 5.9.7 Emulation and Debug Subsystem

The device includes the following Test interfaces:

- IEEE 1149.1 Standard-Test-Access Port (JTAG)
- Trace Port Interface Unit (TPIU)

## 5.9.7.1 JTAG Electrical Data/Timing

Table 5-79, Table 5-80 and Figure 5-62 assume testing over the recommended operating conditions and electrical characteristic conditions below.

Table 5-79. Timing Requirements for IEEE 1149.1 JTAG

| NO. | PARAMETER                | DESCRIPTION                              | MIN   | MAX | UNIT |
|-----|--------------------------|------------------------------------------|-------|-----|------|
| 1   | t <sub>c(TCK)</sub>      | Cycle time, TCK                          | 62.29 |     | ns   |
| 1a  | t <sub>w(TCKH)</sub>     | Pulse duration, TCK high (40% of tc)     | 24.92 |     | ns   |
| 1b  | t <sub>w(TCKL)</sub>     | Pulse duration, TCK low(40% of tc)       | 24.92 |     | ns   |
| 3   | t <sub>su(TDI-TCK)</sub> | Input setup time, TDI valid to TCK high  | 6.23  |     | ns   |
|     | t <sub>su(TMS-TCK)</sub> | Input setup time, TMS valid to TCK high  | 6.23  |     | ns   |
| 4   | t <sub>h(TCK-TDI)</sub>  | Input hold time, TDI valid from TCK high | 31.15 |     | ns   |
|     | t <sub>h(TCK-TMS)</sub>  | Input hold time, TMS valid from TCK high | 31.15 |     | ns   |

Table 5-80. Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG

| NO. | PARAMETER                 | DESCRIPTION                      | MIN | MAX  | UNIT |
|-----|---------------------------|----------------------------------|-----|------|------|
| 2   | t <sub>d(TCKL-TDOV)</sub> | Delay time, TCK low to TDO valid | 0   | 30.5 | ns   |



Figure 5-62. JTAG Timing

Table 5-81, and Figure 5-63 assume testing over the recommended operating conditions and electrical characteristic conditions below.

Table 5-81. Timing Requirements for IEEE 1149.1 JTAG With RTCK

| NO. | PARAMETER                | DESCRIPTION                              | MIN   | MAX | UNIT |
|-----|--------------------------|------------------------------------------|-------|-----|------|
| 1   | t <sub>c(TCK)</sub>      | Cycle time, TCK                          | 62.29 |     | ns   |
| 1a  | t <sub>w(TCKH)</sub>     | Pulse duration, TCK high (40% of tc)     | 24.92 |     | ns   |
| 1b  | t <sub>w(TCKL)</sub>     | Pulse duration, TCK low(40% of tc)       | 24.92 |     | ns   |
| 3   | t <sub>su(TDI-TCK)</sub> | Input setup time, TDI valid to TCK high  | 6.23  |     | ns   |
|     | t <sub>su(TMS-TCK)</sub> | Input setup time, TMS valid to TCK high  | 6.23  |     | ns   |
| 4   | t <sub>h(TCK-TDI)</sub>  | Input hold time, TDI valid from TCK high | 31.15 |     | ns   |
|     | t <sub>h(TCK-TMS)</sub>  | Input hold time, TMS valid from TCK high | 31.15 |     | ns   |

Table 5-82. Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG With RTCK

| NO. | PARAMETER                 | DESCRIPTION                                                                                                                                                                              | MIN   | MAX | UNIT |
|-----|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|
| 5   | t <sub>d</sub> (TCK-RTCK) | Delay time, TCK to RTCK with no selected subpaths (i.e. ICEPick is the only tap selected - when the Arm is in the scan chain, the delay time is a function of the Arm functional clock). | 0     | 27  | ns   |
| 6   | t <sub>c(RTCK)</sub>      | Cycle time, RTCK                                                                                                                                                                         | 62.29 |     | ns   |
| 7   | t <sub>w(RTCKH)</sub>     | Pulse duration, RTCK high (40% of tc)                                                                                                                                                    | 24.92 |     | ns   |
| 8   | t <sub>w(RTCKL)</sub>     | Pulse duration, RTCK low (40% of tc)                                                                                                                                                     | 24.92 |     | ns   |



Figure 5-63. JTAG With RTCK Timing



## 5.9.7.2 Trace Port Interface Unit (TPIU)

#### 5.9.7.2.1 TPIU PLL DDR Mode

Table 5-83 and Figure 5-64 assume testing over the recommended operating conditions and electrical characteristic conditions below.

Table 5-83. Switching Characteristics for TPIU

| NO.   | PARAMETER                 | DESCRIPTION                                                  | MIN   | MAX  | UNIT |
|-------|---------------------------|--------------------------------------------------------------|-------|------|------|
| TPIU1 | t <sub>c(clk)</sub>       | Cycle time, TRACECLK period                                  | 5.56  |      | ns   |
| TPIU4 | t <sub>d(clk-ctlV)</sub>  | Skew time, TRACECLK transition to TRACECTL transition        | -1.61 | 1.98 | ns   |
| TPIU5 | t <sub>d(clk-dataV)</sub> | Skew time, TRACECLK transition to TRACEDATA[17:0] transition | -1.61 | 1.98 | ns   |

- (1) P = TRACECLK period in ns
- (2) The listed pulse duration is a typical value



Figure 5-64. TPIU—PLL DDR Transmit Mode<sup>(1)</sup>

(1) In d[X:0], X is equal to 15 or 17.



## **Detailed Description**

#### **Description** 6.1

The DM505 is a highly optimized device for Vision Analytics and Machine Vision processing in Industrial products such as drones, robots, forklifts, railroad and agriculture equipment. The Processor enables sophisticated embedded vision processing integrating an optimal mix of real time performance, low power, small form factor and camera processing for systems to interact in more intelligent, useful ways with the physical world and the people in it.

The DM505 incorporates a heterogeneous, scalable architecture that includes a mix of Tl's fixed and floating-point TMS320C66x digital signal processor (DSP) generation cores, Vision AccelerationPac (EVE), and dual-Cortex-M4 processors. The device allows low power designs to meet demanding embedded system budgets without sacrificing real-time processing performance to enable small form factor designs. The DM505 also integrates a host of peripherals including interfaces for multi-camera input (both parallel and serial), display outputs, audio and serial I/O, CAN and GigB Ethernet AVB.

TI provides application specific hardware and software through our Design Network Partners and a complete set of development tools for the Arm, and DSP, including C compilers with TI RTOS to accelerate time to market.

#### 6.2 **Functional Block Diagram**

Figure 6-1 is functional block diagram for the device.





SPRS916\_Intro\_001
Copyright © 2016, Texas Instruments Incorporated

Figure 6-1. DM505 Block Diagram

# 6.3 DSP Subsystem

The device includes two identical instances (DSP1 and DSP2) of a digital signal processor (DSP) subsystem, based on the TI's standard TMS320C66x<sup>™</sup> DSP CorePac core.

The TMS320C66x DSP core enhances the TMS320C674 $x^{TM}$  core, which merges the C674 $x^{TM}$  floating point and the C64 $x+^{TM}$  fixed-point instruction set architectures. The C66x DSP is object-code compatible with the C64x+/C674x DSPs.

For more information on the TMS320C66x core CPU, see the TMS320C66x DSP CPU and Instruction Set Reference Guide, (SPRUGH7).

Each of the two DSP subsystems integrated in the device includes the following components:



- A TMS320C66x<sup>™</sup> CorePac DSP core that encompasses:
  - L1 program-dedicated (L1P) cacheable memory
  - L1 data-dedicated (L1D) cacheable memory
  - L2 (program and data) cacheable memory
  - Extended Memory Controller (XMC)
  - External Memory Controller (EMC)
  - DSP CorePac located interrupt controller (INTC)
  - DSP CorePac located power-down controller (PDC)
- Dedicated enhanced data memory access engine EDMA, to transfer data from/to memories and peripherals external to the DSP subsystem and to local DSP memory (most commonly L2 SRAM). The external DMA requests are passed through DSP system level (SYS) wakeup logic, and collected from the DSP1/DSP2 dedicated outputs of the device DMA Events Crossbar for each of the two subsystems.
- A level 2 (L2) interconnect network (DSP NoC) to allow connectivity between different modules of the subsystem or the remainder of the device via the device L3\_MAIN interconnect.
- Two memory management units (on EDMA L2 interconnect and DSP MDMA paths) for accessing the device L3\_MAIN interconnect address space.
- Dedicated system control logic (DSP\_SYSTEM) responsible for power management, clock generation, and connection to the device power, reset, and clock management (PRCM) module

The TMS320C66x Instruction Set Architecture (ISA) is the latest for the C6000 family. As with its predecessors (C64x, C64x+ and C674x), the C66x is an advanced VLIW architecture with 8 functional units (two multiplier units and six arithmetic logic units) that operate in parallel. The C66x CPU has a total of 64 general-purpose 32-bit registers.

Some features of the DSP C6000 family devices are:

- Advanced VLIW CPU with eight functional units (two multipliers and six ALUs) which:
  - Executes up to eight instructions per cycle for up to ten times the performance of typical DSPs
  - Allows designers to develop highly effective RISC-like code for fast development time
- Instruction packing:
  - Gives code size equivalence for eight instructions executed serially or in parallel
  - Reduces code size, program fetches, and power consumption
- · Conditional execution of most instructions:
  - Reduces costly branching
  - Increases parallelism for higher sustained performance
- Efficient code execution on independent functional units:
  - Industry's most efficient C compiler on DSP benchmark suite
  - Industry's first assembly optimizer for fast development and improved parallelization
- 8-/16-/32-bit/64-bit data support, providing efficient memory support for a variety of applications.
- 40-bit arithmetic options which add extra precision for vocoders and other computationally intensive applications.
- Saturation and normalization to provide support for key arithmetic operations.
- Field manipulation and instruction extract, set, clear, and bit counting support common operation found in control and data manipulation applications.

The C66x CPU has the following additional features:

- Each multiplier can perform two 16 x 16-bit or four 8 x 8 bit multiplies every clock cycle.
- Quad 8-bit and dual 16-bit instruction set extensions with data flow support.
- Support for non-aligned 32-bit (word) and 64-bit (double word) memory accesses.
- Special communication-specific instructions have been added to address common operations in errorcorrecting codes.



- Bit count and rotate hardware extends support for bit-level algorithms.
- Compact instructions: Common instructions (AND, ADD, LD, MPY) have 16-bit versions to reduce code size.
- Protected mode operation: A two-level system of privileged program execution to support highercapability operating systems and system features such as memory protection.
- · Exceptions support for error detection and program redirection to provide robust code execution
- Hardware support for modulo loop operation to reduce code size and allow interrupts during fullypipelined code
- Each multiplier can perform 32 x 32 bit multiplies
- Additional instructions to support complex multiplies allowing up to eight 16-bit multiply/add/subtracts per clock cycle

The TMS320C66x has the following key improvements to the ISA:

- 4x Multiply Accumulate improvement for both fixed and floating point
- Improvement of the floating point arithmetic
- Enhancement of the vector processing capability for fixed and floating point
- · Addition of domain-specific instructions for complex arithmetic and matrix operations

On the C66x ISA, the vector processing capability is improved by extending the width of the SIMD instructions. The C674x DSP supports 2-way SIMD operations for 16-bit data and 4-way SIMD operations for 8-bit data. C66x enhances this capabilities with the addition of SIMD instructions for 32-bit data allowing operation on 128-bit vectors. For example the QMPY32 instruction is able to perform the element to element multiplication between two vectors of four 32-bit data each.

C66x ISA includes a set of specific instructions to handle complex arithmetic and matrix operations.



#### TMS320C66x DSP CorePac memory components:

- A 32-KiB L1 program memory (L1P) configurable as cache and/or SRAM:
  - When configured as a cache, the L1P is a 1-way set-associative cache with a 32-byte cache line
  - The DSP CorePac L1P memory controller provides bandwidth management, memory protection, and power-down functions
  - The L1P is capable of cache block and global coherence operations
  - The L1P controller has an Error Detection (ED) mechanism, including necessary SRAM
  - The L1P memory can be fully configured as a cache or SRAM
  - Page size for L1P memory is 2KB
- A 32-KiB L1 data memory (L1D) configurable as cache and / or SRAM:
  - When configured as a cache, the L1D is a 2-way set-associative cache with a 64-byte cache line
  - The DSP CorePac L1D memory controller provides bandwidth management, memory protection, and power-down functions
  - The L1D memory can be fully configured as a cache or SRAM
  - No support for error correction or detection
  - Page size for L1D memory is 2KB
- A 288-KiB (program and data) L2 memory, only part of which is cacheable:
  - When configured as a cache, the L2 memory is a 4-way set associative cache with a 128-byte cache line
  - · Only 256 KiB of L2 memory can be configured as cache or SRAM
  - 32 KiB of the L2 memory is always mapped as SRAM
  - The L2 memory controller has an Error Correction Code (ECC) and ED mechanism, including necessary SRAM
  - The L2 memory controller supports hardware prefetching and also provides bandwidth management, memory protection, and power-down functions.
  - Page size for L2 memory is 16KB
- The **External Memory Controller (EMC)** is a bridge from the C66x CorePac to the rest of the DSP subsystem and device. It has:
  - a 32-bit configuration port (CFG) providing access to local subsystem resources (like DSP\_EDMA, DSP\_SYSTEM, and so forth) or to L3\_MAIN resources accessible via the CFG address range.
  - a 128-bit slave-DMA port (SDMA) which provides accesses of system masters outside the DSP subsystem to resources inside the DSP subsystem or C66x DSP CorePac memories, i.e. when the DSP subsystem is the slave in a transaction.
- The Extended Memory Controller (XMC) processes requests from the L2 Cache Controller (which
  are a result of CPU instruction fetches, load/store commands, cache operations) to device resources
  via the C66x DSP CorePac 128-bit master DMA (MDMA) port:
  - Memory protection for addresses outside C66x DSP CorePac generated over device L3\_MAIN on the MDMA port
  - Prefetch, multi-in-flight requests
- A DSP local Interrupt Controller (INTC) in the DSP C66x CorePac, interfaces the system events to the DSP C66x core CPU interrupt and exceptions inputs. The DSP subsystem C66x CorePac interrupt controller supports up to 128 system events of which 64 interrupts are external to DSP subsystems, collected from the DSP1/DSP2 dedicated outputs of the device Interrupt Crossbar.



#### Local Enhanced Direct Memory Access (EDMA) controller features:

- Channel controller (CC): 64-channel, 128 PaRAM, 2 Queues
- 2 x Third-party Transfer Controllers (TPTC0 and TPTC1):
  - Each TC has a 128-bit read port and a 128-bit write port
  - 2KiB FIFOs on each TPTC
- 1-dimensional/2-dimensional (1D/2D) addressing
- Chaining capability

#### DSP subsystem integrated MMUs:

- Two MMUs are integrated:
  - The MMU0 is located between DSP MDMA master port and the device L3\_MAIN interconnect and can be optionally bypassed
  - The MMU1 is located between the EDMA master port and the device L3\_MAIN interconnect
- A DSP local Power-Down Controller (PDC) is responsible to power-down various parts of the DSP C66x CorePac, or the entire DSP C66x CorePac.
- The DSP subsystem System Control logic provides:
  - Slave idle and master standby protocols with device PRCM for powerdown
  - OCP Disconnect handshake for init and target busses
  - Asynchronous reset
  - Power-down modes:
    - "Clockstop" mode featuring wake-up on interrupt event. The DMA event wake-up is managed in software.
- The device DSP subsystem is supplied by a PRCM DPLL, but each DSP1/2 has integrated its own PLL module outside the C66x CorePac for clock gating and division.
- Each of the two device DSP subsystem has following port instances to connect to remaining part of the device. See also:
  - A 128-bit initiator (DSP MDMA master) port for MDMA/Cache requests
  - A 128-bit initiator (DSP EDMA master) port for EDMA requests
  - A 32-bit initiator (DSP CFG master) port for configuration requests
  - A 128-bit target (DSP slave) port for requests to DSP memories and various peripherals

## C66x DSP subsystems (DSPSS) safety aspects:

- Above mentioned memory ECC/ED mechanisms
- MMUs enable mapping of only the necessary application space to the processor
- Memory Protection Units internal to the DSPSS (in L1P, L1D and L2 memory controllers) and external to DSPSS (firewalls) to help define legal accesses and raise exceptions on illegal accesses
- Exceptions: Memory errors, various DSP errors, MMU errors and some system errors are detected and cause exceptions. The exceptions could be handled by the DSP or by a designated safety processor at the chip level. Note that it may not be possible for the safety processor to completely handle some exceptions

#### Unsupported features on the C66x DSP core for the device are:

 The Extended Memory Controller MPAX (memory protection and address extension) 36-bit addressing is NOT supported

#### Known DSP subsystem power mode restrictions for the device are:

 "Full logic / RAM retention" mode featuring wake-up on both interrupt or DMA event (logic in "always on" domain). Only OFF mode is supported by DSP subsystem, requiring full boot.



For more information about C66x debug/trace support, see chapter *On-Chip Debug Support* of the device TRM.

## 6.4 IPU

The Imaging Processor Unit (IPU) subsystem contains two Arm® Cortex-M4 cores (IPU\_C0 and IPU\_C1) that share a common level 1 (L1) cache (called unicache). The two Cortex-M4 cores are completely homogeneous to one another. Any task possible using one Cortex-M4 core is also possible using the other Cortex-M4 core. Both Cortex-M4 cores could be used for tasks such as running RTOS, controlling ISP, SIMCOP, DSS, and other functions. It is software responsibility to distribute the various tasks between the Cortex-M4 cores for optimal performance. The integrated interrupt handling of the IPU subsystem allows it to function as an efficient control unit.

IPU is the boot master of this device with its own boot ROM.

The key features of the IPU subsystem are:

- Two Arm Cortex-M4 microprocessors (IPU\_C0 and IPU\_C1):
  - Armv7-M and Thumb<sup>®</sup>-2 instruction set architecture (ISA)
  - Armv6 SIMD and digital signal processor (DSP) extensions
  - Single-cycle MAC
  - Integrated nested vector interrupt controller (NVIC) (also called IPU\_Cx\_INTC, where x = 0, 1)
  - Integrated bus matrix:
    - · Bus arbiter
    - Bit-banding atomic bit manipulation
    - · Write buffer
    - Memory interface (I and D) plus system interface (S) and private peripheral bus (PPB)
  - Registers:
    - Thirteen general-purpose 32-bit registers
    - Link register (LR)
    - Program counter (PC)
    - Program status register, xPSR
    - Two banked SP registers
  - Integrated power management
  - Extensive debug capabilities
- Unicache interface:
  - AHBLite to unicache interface
  - Instruction and data interface
  - Supports interleaved Cortex-M4 requests
- L1 cache (IPU\_UNICACHE):
  - 32KiB divided into 16 banks
  - 4-way
  - Runs at twice the Cortex-M4 CPU frequency
  - Cache configuration lock/freeze/preload
  - Internal MMU:
    - 16-entry region-based address translation
    - Read/write control and access type control
    - Runs at twice the Cortex-M4 CPU frequency
    - Execute Never (XN) MMU protection policy
    - Little-endian format
  - OCP port for configuration and cache maintenance
  - Subsystem counter timer module (SCTM) connected to unicache



- L2 master interface (MIF):
  - Splitter for access to memory or OCP ports
  - Interleaved bank request for fast memory access
- L2 internal memories:
  - 16KiB ROM IPU\_ROM; used for device boot/initialization
  - 64KiB banked RAM IPU RAM
- L2 MMU (IPU\_MMU): 32 entries with Table Walking Logic (TWL)
- Wake-up generator (IPU\_WUGEN): Generates wake-up request from external interrupts
- Two OCP ports at IPU boundary (connected to the L3\_MAIN interconnect):
  - Master port allows the IPU to access system resources (memories and peripherals)
  - Slave port allows other requestors to access a part of the IPU internal memory space
- Power management:
  - Local power-management control: Configurable through the IPU\_WUGEN registers.
  - Two sleep modes supported by Cortex-M4, controlled by its integrated interrupt controller (NVIC).
  - Cortex-M4 system is clock-gated in both sleep modes.
  - NVIC interrupt interface stays awake.
  - Supports L1 cache and L2 memories retention.
- Error-Correcting Code (ECC) supported for both L1 unicache and L2 RAM
- Debug/emulation features supported

For more information, see chapter Dual Cortex-M4 IPU Subsystem of the device TRM.

#### 6.5 EVE

The embedded vision engine (EVE) module is a programmable imaging and vision processing engine, intended for use in devices that serve customer electronics imaging and vision applications. Its programmability meets late-in-development or post-silicon processing requirements, and lets third parties or customers add differentiating features in imaging and vision products.

The device includes one instantiation of the EVE engine. A single EVE module consists of an ARP32 scalar core, a vector coprocessor (VCOP) vector core, and an Enhanced DMA (EDMA3) controller.

The EVE engine includes the following main features:

- Two 128-bit interconnect initiator ports used for:
  - Paging between system-level memory (L3 SRAM/DDR) and EVE memory (primarily IBUF, WBUF)
  - ARP32 program fetches to system memory (through program cache)
  - ARP32 load or store requests to system memory
  - ARP32 program cache-related read requests, including prefetch/preload requests
- 128-bit interconnect target port used for system-level host or DMA access to EVE memory or MMR space
- Scalar core (ARP32) with the following features:
  - 32KB program cache (direct mapped and prefetch)
  - 32KB data memory (DMEM)
- Vector core (VCOP):
  - 32KB working buffer (WBUF)
  - 16KB image buffer low copy A (IBUFLA)
  - 16KB image buffer low copy B (IBUFLB)
  - 16KB image buffer high copy A (IBUFHA)
  - 16KB image buffer high copy B (IBUFHB)
- EDMA channel controller (EDMACC): 128 PaRAM entries, 2 Queues
- EDMA transfer controllers: two instances, 2k FIFO each



- Memory Management Units (MMUs):
  - 32-entry TLB per MMU
  - Page walking with hardware
  - EDMA accesses and ARP32 program or data accesses to system memory space
  - Can limit EVE accesses to desired subset of system addresses
- Configuration interconnect for MMR and debug accesses
- High-performance interconnect for high throughput and high concurrency data transfers between connected endpoints
- Multiple interrupts for interrupt mapping, DMA event mapping, and interprocessor handshaking
- Support for slave idle and master standby protocols for clock gating
- · No support for retention and memory array off modes
- Error detection on all memories:
  - Single bit error detect on DMEM, WBUF, IBUFLA, IBUFLB, IBUFHA, and IBUFHB
  - Double bit error detect on program cache
- Invalid instruction detection in the two processor units (ARP32 and VCOP)
- Debug support:
  - Subsystem Counter Timer Module (SCTM) for counting and measuring of VCOP, EVE program cache, and EDMA performance-related state
  - Software Messaging System Event Trace (SMSET) for trace of software messages and hardware events
  - ARP32 debug support: State visibility, breakpoint, run control, cross-triggering
  - VCOP debug support: State visibility and run control
- Interprocessor communication: Internal Mailbox for DSP/EVE communication

For more information, see chapter Embedded Vision Engine of the device TRM.



# 6.6 Memory Subsystem

## 6.6.1 EMIF

The EMIF module provides connectivity between DDR memory types and manages data bus read/write accesses between external memory and device subsystems which have master access to the L3\_MAIN interconnect and DMA capability.

The EMIF module has the following capabilities:

- Supports JEDEC standard-compliant LPDDR2/DDR2-SDRAM and DDR3/DDR3L-SDRAM memory types
- · 2-GiB SDRAM address range over one chip-select
- Supports SDRAM devices with one, two, four or eight internal banks
- Supports SDRAM devices with single die (one chip select supported)
- Supports SDRAM devices with single or dual die packages
- · Data bus widths:
  - 128-bit L3\_MAIN (system) interconnect data bus width
  - 32-bit SDRAM data bus width
  - 16-bit SDRAM data bus width used in narrow mode
- Supported CAS latencies:
  - DDR3: 5, 6, 7, 8, 9, 10 and 11
  - DDR2: 2, 3, 4, 5, 6 and 7
  - LPDDR2: 3, 4, 5, 6, 7, and 8
- Supports 256-, 512-, 1024-, and 2048-word page sizes
- Supported burst length: 8
- · Supports sequential burst type
- SDRAM auto initialization from reset or configuration change
- Supports self refresh and power-down modes for low power
- · Partial array self-refresh mode for low power when DDR3 is used
- Output impedance (ZQ) calibration for DDR3
- Supports on-die termination (ODT) for DDR2 and DDR3
- · Supports prioritized refresh
- Programmable SDRAM refresh rate and backlog counter
- Programmable SDRAM timing parameters
- Write and read leveling/calibration and data eye training for DDR3
- ECC on the SDRAM data bus:
  - 7-bit ECC over 32-bit data
  - 6-bit ECC over 16-bit data when narrow mode is used
  - 1-bit error correction and 2-bit error detection
  - Programmable address ranges to define ECC protected region
  - ECC calculated and stored on all writes to ECC protected address region
  - ECC verified on all reads from ECC protected address region
  - Statistics for 1-bit ECC and 2-bit ECC errors
  - The total width of the ECC DDR data bus is 8 bits

## The EMIF module does not support:

- · Burst chop for DDR3
- Interleave burst type
- Auto precharge because of better Bank Interleaving performance



- OCD calibration for DDR2
- CAS Read Latency of 2 and CAS Write Latency of 1 for DDR2
- DLL disabling from EMIF side

For more information, see section *DDR External Memory Interface (EMIF)* in chapter *Memory Subsystem* of the device TRM.

## 6.6.2 GPMC

The General Purpose Memory Controller (GPMC) is an external memory controller of the device. Its data access engine provides a flexible programming model for communication with all standard memories.

The GPMC supports the following various access types:

- · Asynchronous read/write access
- Asynchronous read page access (4, 8, and 16 Word16)
- · Synchronous read/write access
- Synchronous read/write burst access without wrap capability (4, 8 and 16 Word16)
- Synchronous read/write burst access with wrap capability (4, 8 and 16 Word16)
- Address-data-multiplexed (AD) access
- Address-address-data (AAD) multiplexed access
- · Little- and big-endian access

The GPMC can communicate with a wide range of external devices:

- External asynchronous or synchronous 8-bit wide memory or device (non burst device)
- External asynchronous or synchronous 16-bit wide memory or device
- External 16-bit non-multiplexed NOR flash device
- External 16-bit address and data multiplexed NOR Flash device
- External 8-bit and 16-bit NAND flash device
- External 16-bit pseudo-SRAM (pSRAM) device

The main features of the GPMC are:

- 8- or 16-bit-wide data path to external memory device
- Supports up to eight CS regions of programmable size and programmable base addresses in a total address space of 1 GiB
- Supports transactions controlled by a firewall
- On-the-fly error code detection using the Bose-Chaudhurl-Hocquenghem (BCH) (t = 4, 8, or 16) or Hamming code to improve the reliability of NAND with a minimum effect on software (NAND flash with 512-byte page size or greater)
- · Fully pipelined operation for optimal memory bandwidth use
- The clock to the external memory is provided from GPMC functional clock divided by 1, 2, 3, or 4
- Supports programmable autoclock gating when no access is detected
- Independent and programmable control signal timing parameters for setup and hold time on a per-chip basis. Parameters are set according to the memory device timing parameters, with a timing granularity of one GPMC functional clock cycle.
- Flexible internal access time control (WAIT state) and flexible handshake mode using external WAIT pin monitoring
- Support bus keeping
- Support bus turnaround
- Prefetch and write posting engine associated with a device DMA to achieve full performance from the NAND device with minimum effect on NOR/SRAM concurrent access



For more information, see section *General-Purpose Memory Controller (GPMC)* in chapter *Memory Subsystem* of the device TRM.

#### 6.6.3 ELM

When reading from NAND flash memories, some level of error-correction is required. In the case of NAND modules with no internal correction capability, sometimes referred to as *bare NANDs*, the correction process is delegated to the memory controller.

The ELM supports the following features:

- 4, 8, and 16 bits per 512-byte block error location based on BCH algorithm
- · Eight simultaneous processing contexts
- · Page-based and continuous modes
- Interrupt generation when error location process completes:
  - When the full page has been processed in page mode
  - For each syndrome polynomial (checksum-like information) in continuous mode

For more information, see section *Error Location Module* in chapter *Memory Subsystem* of the device TRM.

## 6.6.4 OCMC

There is one on-chip memory controller (OCMC) in the device.

The OCM Controller supports the following features:

- L3\_MAIN data interface:
  - Used for maximum throughput performance
  - 128-bit data bus width
  - Burst supported
- L4 interface:
  - Used for access to configuration registers
  - 32-bit data bus width
  - Only single accesses supported
  - The L4 associated OCMC clock is two times lower than the L3 associated OCMC clock
- Error correction and detection:
  - Single error correction and dual error detection
  - 9-bit Hamming error correction code (ECC) calculated on 128-bit data word which is concatenated with memory address bits
  - Hamming distance of 4
  - Enable/Disable mode control through a dedicated register
  - Single bit error correction on a read transaction
  - Exclusion of repeated addresses from correctable error address trace history
  - ECC valid for all write transactions to an enabled region
  - Sub-128-bit writes supported via read modify write
- ECC Error Status Reporting:
  - Trace history buffer (FIFO) with depth of 4 for corrected error address
  - Trace history buffer with depth of 4 for non correctable error address and also including double error detection
  - Interrupt generation for correctable and uncorrectable detected errors



- **ECC** Diagnostics Configuration:
  - Counters for single error correction (SEC), double error detection (DED) and address error events (AEE)
  - Programmable threshold registers for exeptions associated with SEC, DED and AEE counters
  - Register control for enabling and disabling of diagnostics
  - Configuration registers and ECC status accessible through L4 interconnect
- Circular buffer for sliced based VIP frame transfers:
  - Up to 12 programmable circular buffers mapped with unique virtual frame addresses
  - On the fly (with no additional latency) address translation from virtual to OCMC circular buffer memory space
  - Virtual frame size up to 8 MiB and circular buffer size up to 1 MiB
  - Error handling and reporting of illegal CBUF addressing
  - Underflow and Overflow status reporting and error handling
  - Last access read/write address history
- Two Interrupt outputs configured independently to service either ECC or CBUF interrupt events

The OCM controller does not have a memory protection logic and does not support endianism conversion.

For more information, see section On-Chip Memory (OCM) Subsystem in chapter Memory Subsystem of the device TRM.

#### 6.7 **Interprocessor Communication**

#### 6.7.1 Mailbox

Communication between the on-chip processors of the device uses a queued mailbox-interrupt mechanism.

The queued mailbox-interrupt mechanism allows the software to establish a communication channel between two processors through a set of registers and associated interrupt signals by sending and receiving messages (mailboxes).

The device implements the following mailbox types:

- System mailbox:
  - Number of instances: 2
  - Used for communication between: DSP1, DSP2, IPU subsystems
  - Reference name: MAILBOX1, MAILBOX2

Each mailbox module supports the following features:

- Parameters configurable at design time
  - Number of users
  - Number of mailbox message queues
  - Number of messages (FIFO depth) for each message queue
- 32-bit message width
- Message reception and queue-not-full notification using interrupts
- Support of 16-/32-bit addressing scheme
- Power management support

For more information, see chapter Mailbox of the device TRM.

# 6.7.2 Spinlock

The Spinlock module provides hardware assistance for synchronizing the processes running on multiple processors in the device:

Digital signal processor (DSP) subsystems – DSP1 and DSP2



Dual Cortex-M4 image processing unit (IPU) subsystems – IPU1 and IPU2
 The Spinlock module implements 256 spinlocks (or hardware semaphores), which provide an efficient way to perform a lock operation of a device resource using a single read-access, avoiding the need of

a readmodify- write bus transfer that the programmable cores are not capable of.

For more information, see chapter Spinlock of the device TRM.

# 6.8 Interrupt Controller

The device has a large number of interrupts to service the needs of its many peripherals and subsystems. The DSP (x2), and IPU, and EVE subsystems are capable of servicing these interrupts via their integrated interrupt controllers. In addition, each processor's interrupt controller is preceded by an Interrupt Controller Crossbar (IRQ\_CROSSBAR) that provides flexibility in mapping the device interrupts to processor interrupt inputs. For more information about IRQ crossbar, see chapter *Control Module* of the Device TRM.

#### C66x DSP Subsystem Interrupt Controller (DSPx INTC, where x = 1, 2)

There are two Digital Signal Processing (DSP) subsystems in the device - DSP1, and DSP2. Each DSP subsystem integrates an interrupt controller - DSPx\_INTC, which interfaces the system events to the C66x core interrupt and exceptions inputs. It combines up to 128 interrupts into 12 prioritized interrupts presented to the C66x CPU.

For detailed information about this module, see chapter DSP Subsystems of the Device TRM.

#### Dual Cortex-M4 IPU Subsystem Interrupt Controller (IPU\_Cx\_INTC, where x = 1, 2)

There is one Image Processing Unit (IPU) subsystem in the device. The IPU subsystem integrates two Arm® Cortex-M4 cores.

A Nested Vectored Interrupt Controller (NVIC) is integrated within each Cortex-M4. The interrupt mapping is the same for the two cores to facilitate parallel processing. The NVIC supports:

- 96 external interrupts (in addition to 16 Cortex-M4 internal interrupts), which are dynamically prioritized with 16 levels of priority defined for each core
- Low-latency exception and interrupt handling
- Prioritization and handling of exceptions
- Control of the local power management
- Debug accesses to the processor core

For detailed information about this module, refer to Arm *Cortex-M4 Technical Reference Manual* (available at infocenter.arm.com/help/index.jsp).

#### **EVE Subsystem Interrupt Controller (EVE\_INTC)**

There is one Embedded Video Engine (EVE) subsystems in the device. The EVE subsystem integrates an interrupt controller - EVE\_INTC, which handles incoming interrupts, merging them with internal interrupt sources to drive ARP32's interrupt inputs. It also allows ARP32 to generate outgoing interrupts or events to synchronize with other system processors and EDMA.

The EVE\_INTC supports up to 32 active-high level interrupt inputs. Its architecture allows both hardware and software prioritization.

For detailed information about this module, see chapter Embedded Vision Engine of the Device TRM.

#### **6.9 EDMA**

The enhanced direct memory access module, also called EDMA, performs high-performance data transfers between two slave points, memories and peripheral devices without microprocessor unit (MPU) or digital signal processor (DSP) support during transfer. EDMA transfer is programmed through a logical EDMA channel, which allows the transfer to be optimally tailored to the requirements of the application.



The EDMA can also perform transfers between external memories and between device subsystems internal memories, with some performance loss caused by resource sharing between the read and write ports.

EDMA controller is based on two major principal blocks:

- EDMA third-party channel controller (EDMA\_TPCC)
- EDMA third-party transfer controller (EDMA\_TPTC)

The **EDMA\_TPCC** channel controller has following features:

- Fully orthogonal transfer description:
  - Three transfer dimensions.
  - A-synchronized transfers: one-dimension serviced per event.
  - AB-synchronized transfers: two-dimensions serviced per event.
  - Independent indexes on source and destination.
  - Chaining feature allows a 3-D transfer based on a single event.
- · Flexible transfer definition:
  - Increment or FIFO transfer addressing modes.
  - Linking mechanism allows automatic PaRAM set update.
  - Chaining allows multiple transfers to execute with one event.
- · Interrupt generation for the following:
  - Transfer completion.
  - Error conditions.
- Debug visibility:
  - Queue water marking/threshold.
  - Error and status recording to facilitate debug.
- 64 DMA request channels:
  - Event synchronization.
  - Chain synchronization (completion of one transfer triggers another transfer).
- Eight QDMA channels:
  - QDMA channels trigger automatically upon writing to a parameter RAM (PaRAM) set entry.
  - Support for programmable QDMA channel to PaRAM mapping.
- 512 PaRAM sets:
  - Each PaRAM set can be used for a DMA channel, QDMA channel, or link set.
- Two transfer controllers/event queues.
- 16 event entries per event queue.
- Memory protection support:
  - Proxy memory protection for TR submission.
  - Active memory protection for accesses to PaRAM and registers.

The **EDMA\_TPTC** transfer controller has the following features:

- Two transfer controllers (TC).
- 128-bit wide read and write ports per TC.
- Up to four in-flight transfer requests (TRs).
- Programmable priority level.
- Supports two-dimensional transfers with independent indexes on source and destination (EDMA\_TPCC manages the 3rd dimension).
- Support for increment or constant addressing mode transfers.
- Interrupt and error support.
- Memory-Mapped Register (MMR) bit fields are fixed position in 32-bit MMR regardless of endianness.

www.ti.com

EDMA controller uses the shared MMU1 module for transfering to and from DSP module. This provides several benefits including:

- Protection of Host CPU memory regions from accidental corruption by EDMA TPTCs.
- Direct allocation of buffers in user space without the need for translation between CPU and DSP applications using EDMA TPTCs.

Accesses by the EDMA TPTCs (both TPTC0 and TPTC1) may optionally be routed through the MMU1.

The TPTC0 and TPTC1 routing allows EDMA transfer controller to be used to perform transfers using only the virtual addresses of the associated buffers.

For more information chapter Enhanced DMA of the device TRM.

# 6.10 Peripherals

## 6.10.1 VIP

The VIP module provides video capture functions for the device. VIP incorporates a multichannel raw video parser, various video processing blocks, and a flexible Video Port Direct Memory Access (VPDMA) engine to store incoming video in various formats. The device uses a single instantiation of the VIP module giving the ability of capturing up to two video streams.

A VIP module includes the following main features:

- Two independently configurable external video input capture slices (Slice 0 and Slice 1) each of which
  has two video input ports, Port A and Port B, where Port A can be configured as a 16/8-bit port, and
  Port B is a fixed 8-bit port.
- Each video Port A can be operated as a port with clock independent input channels (with interleaved or separated Y/C data input). Embedded sync and external sync modes are supported for all input configurations.
- Support for a single external asynchronous pixel clock, up to 165MHz per port.
- Pixel Clock Input Domain Port A supports up to one 16-bit input data bus, including BT.1120 style embedded sync for 16-bit data.
- Embedded Sync data interface mode supports single or multiplexed sources
- Discrete Sync data interface mode supports only single source input
- 16-bit data input plus discrete syncs can be configured to include:
  - 8-bit YUV422 (Y and U/V time interleaved)
  - 16-bit YUV422 (CbY and CrY time interleaved)
  - 16-bit RGB565
  - 16-bit RAW Capture
- Discrete sync modes include:
  - VSYNC + HSYNC (FID determined by FID signal pin or HSYNC/VSYNC skew)
  - VSYNC + ACTVID + FID
  - VBLANK + ACTVID (ACTVID toggles in VBLANK) + FID
  - VBLANK + ACTVID (no ACTVID toggles in VBLANK) + FID
- Multichannel parser (embedded syncs only)
  - Embedded syncs only
  - Pixel (2x or 4x) or Line multiplexed modes supported
  - Performs demultiplexing and basic error checking
  - Supports maximum of 9 channels in Line Mux (8 normal + 1 split line)



- Ancillary data capture support
  - For 16-bit input, ancillary data may be extracted from any single channel
  - For 8-bit time interleaved input, ancillary data can be chosen from the Luma channel, the Chroma channel, or both channels
  - Horizontal blanking interval data capture only supported when using discrete syncs (VSYNC + HSYNC or VSYNC + HBLANK)
  - Ancillary data extraction supported on multichannel capture as well as single source streams
- Format conversion and scaling
  - Programmable color space conversion
  - YUV422 to YUV444 conversion
  - YUV444 to YUV422 conversion
  - YUV422 to YUV420 conversion
  - YUV422 Source: YUV422 to YUV422, YUV422 to YUV420, YUV422 to YUV444, YUV422 to RGB888
  - Supports RAW to RAW (no processing)
  - Scaling and format conversions do not work for multiplexed input
- Supports up to 2047 pixels wide input when scaling is engaged
- Supports up to 3840 pixels wide input when only chroma up/down sampling is engaged, without scaling
- Supports up to 4095 pixels wide input without scaling and chroma up/down sampling
- The maximum supported input resolution is further limited by pixel clock and feature-dependent constraints

For more information, see chapter Video Input Port of the device TRM.

# 6.10.2 DSS

The Display Subsystem (DSS) provides the logic to interface display peripherals. DSS integrates a DMA engine as part of DISPC module, which allows direct access to the memory frame buffer. Various pixel processing capabilities are supported, such as: color space conversion, filtering, scaling, blending, color keying, etc.

The supported display interfaces are:

- One parallel CMOS output, which can be used for MIPI® DPI 2.0, or BT-656 or BT-1120.
- One TV output, which is connected to the internal Video Encoder module (VENC). The VENC drives a single video digital-to-analog converter (SD\_DAC) supporting composite video mode.

The modules integrated in the display subsystem are:

- Display controller (DISPC), with the following main features
  - One direct memory access (DMA) engine
  - One graphics pipeline (GFX), two video pipelines (VID1 and VID2), and one write-back pipeline (WB)
  - Two overlay managers
  - Active Matrix color support for 12/16/18/24-bit (truncated or dithered encoded pixel values)
  - One Video Port (VP) with programmable timing generator to support:
    - DPI: up to 165 MHz pixel clock video formats defined in CEA-861-E and VESA DMT standards
    - VENC: NTSC/PAL standards with 60Hz/50Hz refresh rates
  - Supported maximum FrameBuffer width of 4096 for all pixel formats
  - Configurable output mode: progressive or interlaced
  - Selection between RGB and YUV422 output pixel formats (YUV4:2:2 only available when BT-656 or BT-1120 output mode is enabled)

For more information, see section Display Controller in chapter Display Subsystem of the device TRM.



Video Encoder (VENC) with 10-bit standard definition video DAC (SD\_DAC).
 For more information, see section Video Encoder in chapter Display Subsystem of the device TRM.

DSS provides two interfaces to L3\_MAIN interconnect

- One 128-bit master port (with MFLAG support). The DMA engine in DISPC uses this single master to read/write data from/to device system memory.
- One 32-bit slave port. Used for registers configuration. It is further connected internally to DISPC and VENC modules.

For more information, see chapter *Display Subsystem* of the device TRM.

#### 6.10.3 ADC

The analog-to-digital converter (ADC) module is a successive-approximation-register (SAR) general-purpose analog-to-digital converter.

The main features of the ADC include:

- 10-bit data.
- 8 general-purpose ADC channels.
- 750 KSPS at 13.5-MHz ADC\_CLK.
- Programmable FSM sequencer.
- · Support interrupts and status, with masking.

For more information, see chapter ADC of the device TRM.

#### 6.10.4 ISS

The imaging subsystem (ISS) deals with the processing of the pixel data coming from an external image sensor or data from memory (image format encoding and decoding can be done to and from memory). With its subparts, such as interfaces and interconnects, image signal processor (ISP), and still image coprocessor (SIMCOP), the ISS is a key component for the following applications:

- Rear View Camera
- · Front View Stereo Camera
- Surround View Camera

The ISS offers the following features:

- ISS interfaces:
  - Camera Adapter Layer (CAL\_A) module, which serves as sensor capture interface supporting MIPI® CSI-2 protocol via external MIPI D-PHY module (CSI2\_PHY1), and in addition provides write DMA capability
  - CAL\_B module, serving as internal read DMA engine, without direct sensor capture interface capability
  - Parallel interface (CPI) (16 bits wide, with up to 212.8 MPix/s throughput, and supporting BT656, SYNC modes)
  - LVDS receiver
  - 128-bit-wide data interface to L3 MAIN interconnect

For more information, see chapter Imaging Subsystem of the device TRM.

# 6.10.5 Timers

The device includes several types of timers used by the system software, including eight general-purpose (GP) timers, and a 32-kHz synchronized timer (COUNTER\_32K).

#### 6.10.5.1 General-Purpose Timers

The device has eight GP timers: TIMER1 through TIMER8.



- TIMER1 (1-ms tick) includes a specific function to generate accurate tick interrupts to the operating system and it belongs to the PD\_WKUPAON domain.
- TIMER2 through TIMER8 belong to the PD\_COREAON module.

Each timer can be clocked from the system clock (19.2, 20, or 27 MHz) or the 32-kHz clock. Select the clock source at the power, reset, and clock management (PRCM) module level.

Each timer provides an interrupt through the device IRQ\_CROSSBAR.

The following are the main features of the GP timer controllers:

- Level 4 (L4) slave interface support:
  - 32-bit data bus width
  - 32-/16-bit access supported
  - 8-bit access not supported
  - 10-bit address bus width
  - Burst mode not supported
  - Write nonposted transaction mode supported
- Interrupts generated on overflow, compare, and capture
- Free-running 32-bit upward counter
- Compare and capture modes
- Autoreload mode
- Start and stop mode
- Programmable divider clock source (2<sup>n</sup>, where n = [0:8])
- Dedicated input trigger for capture mode and dedicated output trigger/PWM signal
- Dedicated GP output signal for using the TIMERi\_GPO\_CFG signal
- On-the-fly read/write register (while counting)
- 1-ms tick with 32.768-Hz functional clock generated (only TIMER1)

For more information, see section General-Purpose Timers in chapter Timers of the device TRM.

#### 6.10.5.2 32-kHz Synchronized Timer (COUNTER\_32K)

The 32-kHz synchronized timer (COUNTER\_32K) is a 32-bit counter clocked by the falling edge of the 32-kHz system clock.

The main features of the 32-kHz synchronized timer controller are:

- L4 slave interface (OCP) support:
  - 32-bit data bus width
  - 32-/16-bit access supported
  - 8-bit access not supported
  - 16-bit address bus width
  - Burst mode not supported
  - Write nonposted transaction mode not supported
- Only read operations are supported on the module registers; no write operation is supported (no error/no action on write).
- Free-running 32-bit upward counter
- Start and keep counting after power-on reset
- Automatic roll over to 0; highest value reached: 0xFFFF FFFF
- On-the-fly read (while counting)

For more information, see section 32-kHz Synchronized Timer (COUNTER\_32K) in chapter Timers of the device TRM.



#### 6.10.6 I2C

The device contains five multimaster inter-integrated circuit ( $I^2C$ ) controllers ( $I^2C$ ) modules, where i = 1, 2) each of which provides an interface between a local host (LH), such as a digital signal processor (DSP), and any  $I^2C$ -bus-compatible device that connects through the  $I^2C$  serial bus. External components attached to the  $I^2C$  bus can serially transmit and receive up to 8 bits of data to and from the LH device through the 2-wire  $I^2C$  interface.

Each multimaster I<sup>2</sup>C controller can be configured to act like a slave or master I<sup>2</sup>C-compatible device.

For more information, see section *Multimaster I2C Controller* in chapter *Serial Communication Interfaces* of the device TRM.

#### 6.10.7 UART

The UART is a simple L4 slave peripheral that use the EDMA for data transfer or IRQ polling via CPU. There are 3 UART modules in the device. Each UART can be used for configuration and data exchange with a number of external peripheral devices or interprocessor communication between devices.

#### 6.10.7.1 UART Features

The UARTi (where i = 1 to 3) include the following features:

- 16C750 compatibility
- 64-byte FIFO buffer for receiver and 64-byte FIFO for transmitter
- · Programmable interrupt trigger levels for FIFOs
- Baud generation based on programmable divisors N (where N = 1...16,384) operating from a fixed functional clock of 48 MHz or 192 MHz

Oversampling is programmed by software as 16 or 13. Thus, the baud rate computation is one of two options:

- Baud rate = (functional clock / 16) / N
- Baud rate = (functional clock / 13) / N
- This software programming mode enables higher baud rates with the same error amount without changing the clock source
- Break character detection and generation
- Configurable data format:
  - Data bit: 5, 6, 7, or 8 bits
  - Parity bit: Even, odd, none
  - Stop-bit: 1, 1.5, 2 bit(s)
- Flow control: Hardware (RTS/CTS) or software (XON/XOFF)
- The 48 MHz functional clock option allows baud rates up to 3.6Mbps
- The 192 MHz functional clock option allows baud rates up to 12Mbps

For more information, see section *UART* in chapter *Serial Communication Interfaces* of the device TRM.

#### 6.10.8 McSPI

The McSPI is a master/slave synchronous serial bus. There are four separate McSPI modules (SPI1, SPI2, SPI3, and SPI4) in the device. All these four modules are able to work as both master and slave and support the following chip selects:

- McSPI1: spi1\_cs[0], spi1\_cs[1], spi1\_cs[2], spi1\_cs[3]
- McSPI2: spi2\_cs[0], spi2\_cs[1]
- McSPI3: spi3\_cs[0], spi3\_cs[1]
- McSPI4: spi4\_cs[0]

The McSPI modules include the following main features:



- Serial clock with programmable frequency, polarity, and phase for each channel
- Wide selection of SPI word lengths, ranging from 4 to 32 bits
- · Up to four master channels, or single channel in slave mode
- Master multichannel mode:
  - Full duplex/half duplex
  - Transmit-only/receive-only/transmit-and-receive modes
  - Flexible input/output (I/O) port controls per channel
  - Programmable clock granularity
  - SPI configuration per channel. This means, clock definition, polarity enabling and word width
- Single interrupt line for multiple interrupt source events
- Power management through wake-up capabilities
- Enable the addition of a programmable start-bit for SPI transfer per channel (start-bit mode)
- Supports start-bit write command
- Supports start-bit pause and break sequence
- Programmable timing control between chip select and external clock generation
- Built-in FIFO available for a single channel

For more information, see section *Multichannel Serial Peripheral Interface* in chapter *Serial Communication Interfaces* of the device TRM.



#### 6.10.9 QSPI

The quad serial peripheral interface (QSPI<sup>TM</sup>) module is a kind of SPI module that allows single, dual, or quad read access to external SPI devices. This module has a memory mapped register interface, which provides a direct interface for accessing data from external SPI devices and thus simplifying software requirements. The QSPI works as a master only.

The QSPI supports the following features:

- · General SPI features:
  - Programmable clock divider
  - Six pin interface
  - Programmable length (from 1 to 128 bits) of the words transferred
  - Programmable number (from 1 to 4096) of the words transferred
  - 4 external chip-select signals
  - Support for 3-, 4-, or 6-pin SPI interface
  - Optional interrupt generation on word or frame (number of words) completion
  - Programmable delay between chip select activation and output data from 0 to 3 QSPI clock cycles
  - Programmable signal polarities
  - Programmable active clock edge
  - Software-controllable interface allowing for any type of SPI transfer
  - Control through L3\_MAIN configuration port
- · Serial flash interface (SFI) features:
  - Serial flash read/write interface
  - Additional registers for defining read and write commands to the external serial flash device
  - 1 to 4 address bytes
  - Fast read support, where fast read requires dummy bytes after address bytes; 0 to 3 dummy bytes can be configured.
  - Dual read support
  - Quad read support
  - Little-endian support only
  - Linear increment addressing mode only

The QSPI supports only dual and quad reads. Dual or quad writes are not supported. In addition, there is no "pass through" mode supported where the data present on the QSPI input is sent to its output.

For more information, see section Quad Serial Peripheral Interface in chapter Serial Communication Interfaces of the device TRM.

#### 6.10.10 McASP

The McASP functions as a general-purpose audio serial port optimized to the requirements of various audio applications. The McASP module can operate in both transmit and receive modes. The McASP is useful for time-division multiplexed (TDM) stream, Inter-IC Sound (I2S) protocols reception and transmission as well as for an intercomponent digital audio interface transmission (DIT). The McASP has the flexibility to gluelessly connect to a Sony/Philips digital interface (S/PDIF) transmit physical layer component.

Although intercomponent digital audio interface reception (DIR) mode (i.e. S/PDIF stream receiving) is not natively supported by the McASP module, a specific TDM mode implementation for the McASP receivers allows an easy connection to external DIR components (for example, S/PDIF to I2S format converters).

The device has integrated 3 McASP modules with:

- McASP1 supports 16 channels with independent TX/RX clock/sync domain
- McASP2 and McASP3 support 6 channels with independent TX/RX clock/sync domain



For more information, see section Multichannel Audio Serial Port in chapter Serial Communication Interfaces of the device TRM.

## 6.10.11 DCAN

The Controller Area Network (CAN) is a serial communications protocol which efficiently supports distributed real-time applications. CAN has high immunity to electrical interference and the ability to selfdiagnose and repair data errors. In a CAN network, many short messages are broadcast to the entire network, which provides for data consistency in every node of the system.

The device supports:

One DCAN module, referred to as DCAN1

The DCAN interface implements the following features:

- Supports CAN protocol version 2.0 part A, B
- Bit rates up to 1 MBit/s
- 64 message objects in a dedicated message RAM
- Individual identifier mask for each message object
- Programmable FIFO mode for message objects
- Programmable loop-back modes for self-test operation
- Suspend mode for debug support
- Automatic bus on after Bus-Off state by a programmable 32-bit timer
- Message RAM single error correction and double error detection (SECDED) mechanism
- Direct access to message RAM during test mode
- Support for two interrupt lines: Level 0 and Level 1, plus separate ECC interrupt line
- Local power down and wakeup support
- Automatic message RAM initialization
- Support for DMA access

For more information, see section DCAN in chapter Serial Communication Interfaces of the device TRM.

#### 6.10.12 MCAN

The Controller Area Network (CAN) is a serial communications protocol which efficiently supports distributed real-time control with a high level of security. CAN has high immunity to electrical interference and the ability to self-diagnose and repair data errors. In a CAN network, many short messages are broadcast to the entire network, which provides for data consistency in every node of the system.

The MCAN module supports both classic CAN and CAN FD (CAN with Flexible Data-Rate) specifications. CAN FD feature allows high throughput and increased payload per data frame. The classic CAN and CAN FD devices can coexist on the same network without any conflict.

The MCAN module implements the following features:

- Conforms with ISO 11898-1:2015
- Full CAN FD support (up to 64 data bytes)
- AUTOSAR and SAE J1939 support
- Up to 32 dedicated Transmit Buffers
- Configurable Transmit FIFO, up to 32 elements
- Configurable Transmit Queue, up to 32 elements
- Configurable Transmit Event FIFO, up to 32 elements
- Up to 64 dedicated Receive Buffers
- Two configurable Receive FIFOs, up to 64 elements each
- Up to 128 filter elements



- Internal Loopback mode for self-test
- Maskable interrupts, two interrupt lines
- Two clock domains (CAN clock/Host clock)
- Parity/ECC support Message RAM single error correction and double error detection (SECDED) mechanism
- · Local power-down and wakeup support
- Timestamp Counter

For more information, see section MCAN in chapter Serial Communication Interfaces of the device TRM.

#### 6.10.13 GMAC SW

The three-port gigabit ethernet switch subsystem (GMAC\_SW) provides ethernet packet communication and can be configured as an ethernet switch. It provides the reduced gigabit media independent interface (RGMII), and the management data input output (MDIO) for physical layer device (PHY) management.

The GMAC\_SW subsystem provides the following features:

- Two Ethernet ports (port 1 and port 2) with RGMII interfaces plus internal Communications Port Programming Interface (CPPI 3.1) on port 0
- Synchronous 10/100/1000 Mbit operation
- Wire rate switching (802.1d)
- · Non-blocking switch fabric
- Flexible logical FIFO-based packet buffer structure
- Four priority level Quality Of Service (QOS) support (802.1p)
- CPPI 3.1 compliant DMA controllers
- Support for Audio/Video Bridging (P802.1Qav/D6.0)
- Support for IEEE 1588 Clock Synchronization (2008 Annex D and Annex F)
  - Timing FIFO and time stamping logic embedded in the subsystem
- Device Level Ring (DLR) Support
- Energy Efficient Ethernet (EEE) support (802.3az)
- Flow Control Support (802.3x)
- Address Lookup Engine (ALE)
  - 1024 total address entries plus VLANs
  - Wire rate lookup
  - Host controlled time-based aging
  - Multiple spanning tree support (spanning tree per VLAN)
  - L2 address lock and L2 filtering support
  - MAC authentication (802.1x)
  - Receive-based or destination-based multicast and broadcast rate limits
  - MAC address blocking
  - Source port locking
  - OUI (Vendor ID) host accept/deny feature
  - Remapping of priority level of VLAN or ports
- VLAN support
  - 802.1Q compliant
    - Auto add port VLAN for untagged frames on ingress
    - Auto VLAN removal on egress and auto pad to minimum frame size
- Ethernet Statistics:
  - EtherStats and 802.3Stats Remote network Monitoring (RMON) statistics gathering (shared)
  - Programmable statistics interrupt mask when a statistic is above one half its 32-bit value



- Flow Control Support (802.3x)
- Digital loopback and FIFO loopback modes supported
- Maximum frame size 2016 bytes (2020 with VLAN)
- 8k (2048 x 32) internal CPPI buffer descriptor memory
- Management Data Input/Output (MDIO) module for PHY Management
- Programmable interrupt control with selected interrupt pacing
- Emulation support
- Programmable Transmit Inter Packet Gap (IPG)
- Reset isolation (switch function remains active even in case of all device resets except for POR pin reset and ICEPICK cold reset)
- Full duplex mode supported in 10/100/1000 Mbps. Half-duplex mode supported only in 10/100 Mbps.
- IEEE 802.3 gigabit Ethernet conformant

For more information, see section *Gigabit Ethernet Switch (GMAC\_SW)* in chapter *Serial Communication Interfaces* of the device TRM.

#### 6.10.14 SDIO

The SDIO host controller provides an interface between a local host (LH) such as a microprocessor unit or digital signal processor and SDIO cards. It handles SDIO transactions with minimal LH intervention.

The SDIO host controller deals with SDIO protocol at transmission level, data packing, adding cyclic redundancy checks (CRCs), start/end bit, and checking for syntactical correctness.

The application interface can send every SDIO command and poll for the status of the adapter or wait for an interrupt request, which is sent back in case of exceptions or to warn of end of operation.

The application interface can read card responses or flag registers. It can also mask individual interrupt sources. All these operations can be performed by reading and writing control registers. The SDIO host controller also supports two slave DMA channels.

Compliance with standards:

- SDIO command/response sets and interrupt/read-wait suspend-resume operations as defined in the SD part E1 specification v3.00
- SD command/response sets as defined in the SD Physical Layer specification v3.01
- SD Host Controller Standard Specification sets as defined in the SD card specification Part A2 v3.00

Main features of the SD/SDIO host controllers:

- · Flexible architecture allowing support for new command structure
- 32-bit wide access bus to maximize bus throughput
- Designed for low power
- · Programmable clock generation
- L4 slave interface supports:
  - 32-bit data bus width
  - 8/16/32 bit access supported
  - 9-bit address bus width
  - Streaming burst supported only with burst length up to 7
  - WNP supported
- Built-in 1024-byte buffer for read or write
- Two DMA channels, one interrupt line
- Supported data transfer rates up to SDR25 mode
- The SDIO controller is connected to 1,8V/3.3V compatible I/Os to support 1,8V/3.3V signaling

www.ti.com

The differences between the SDIO host controller and a standard SD host controller defined by the SD Card Specification, Part A2, SD Host Controller Standard Specification, v3.00 are:

- The clock divider in the SDIO host controller supports a wider range of frequency than specified in the SD Memory Card Specifications, v3.0. The SDIO host controller supports odd and even clock ratioes.
- The SDIO host controller supports configurable busy time-out.
- There is no external LED control

For more information, see chapter SDIO Controller of the device TRM.



#### 6.10.15 GPIO

The general-purpose interface combines four general-purpose input/output (GPIO) banks.

Each GPIO module provides 32 dedicated general-purpose pins with input and output capabilities; thus, the general-purpose interface supports up to 126 pins.

These pins can be configured for the following applications:

- Data input (capture)/output (drive)
- Keyboard interface with a debounce cell
- Interrupt generation in active mode upon the detection of external events. Detected events are processed by two parallel independent interrupt-generation submodules to support biprocessor operations.
- Wake-up request generation in idle mode upon the detection of external events

For more information, see chapter General-Purpose Interface of the device TRM.

#### 6.10.16 ePWM

An effective PWM peripheral must be able to generate complex pulse width waveforms with minimal CPU overhead or intervention. It needs to be highly programmable and very flexible while being easy to understand and use. The ePWM unit described here addresses these requirements by allocating all needed timing and control resources on a per PWM channel basis. Cross coupling or sharing of resources has been avoided; instead, the ePWM is built up from smaller single channel modules with separate resources and that can operate together as required to form a system. This modular approach results in an orthogonal architecture and provides a more transparent view of the peripheral structure, helping users to understand its operation quickly.

Each ePWM module supports the following features:

- Dedicated 16-bit time-base counter with period and frequency control
- Two PWM outputs (EPWM1A and EPWM2B) that can be used in the following configurations:
  - Two independent PWM outputs with single-edge operation
  - Two independent PWM outputs with dual-edge symmetric operation
  - One independent PWM output with dual-edge asymmetric operation
- Asynchronous override control of PWM signals through software.
- Hardware-locked (synchronized) phase relationship on a cycle-by-cycle basis.
- Dead-band generation with independent rising and falling edge delay control.
- Programmable trip zone allocation of both cycle-by-cycle trip and one-shot trip on fault conditions.
- A trip condition can force either high, low, or high-impedance state logic levels at PWM outputs.
- Programmable event prescaling minimizes CPU overhead on interrupts.
- PWM chopping by high-frequency carrier signal, useful for pulse transformer gate drives.

For more information, see section Enhanced PWM (ePWM) Module in chapter Pulse-Width Modulation Subsystem of the device TRM.

# 6.10.17 eCAP

Uses for eCAP include:

- Sample rate measurements of audio inputs
- Speed measurements of rotating machinery (for example, toothed sprockets sensed via Hall sensors)
- Elapsed time measurements between position sensor pulses
- Period and duty cycle measurements of pulse train signals
- Decoding current or voltage amplitude derived from duty cycle encoded current/voltage sensors

The eCAP module includes the following features:



- 32-bit time base counter
- 4-event time-stamp registers (each 32 bits)
- Edge polarity selection for up to four sequenced time-stamp capture events
- Interrupt on either of the four events
- Single shot capture of up to four event time-stamps
- Continuous mode capture of time-stamps in a four-deep circular buffer
- · Absolute time-stamp capture
- Difference (Delta) mode time-stamp capture
- All above resources dedicated to a single input pin
- When not used in capture mode, the ECAP module can be configured as a single channel PWM output

For more information, see section *Enhanced Capture (eCAP) Module* in chapter *Pulse-Width Modulation Subsystem* of the device TRM.

#### 6.10.18 eQEP

A single track of slots patterns the periphery of an incremental encoder disk. These slots create an alternating pattern of dark and light lines. The disk count is defined as the number of dark/light line pairs that occur per revolution (lines per revolution). As a rule, a second track is added to generate a signal that occurs once per revolution (index signal: QEPI), which can be used to indicate an absolute position. Encoder manufacturers identify the index pulse using different terms such as index, marker, home position, and zero reference.

To derive direction information, the lines on the disk are read out by two different photo-elements that "look" at the disk pattern with a mechanical shift of 1/4 the pitch of a line pair between them. This shift is realized with a reticle or mask that restricts the view of the photo-element to the desired part of the disk lines. As the disk rotates, the two photo-elements generate signals that are shifted 90 degrees out of phase from each other. These are commonly called the quadrature QEPA and QEPB signals. The clockwise direction for most encoders is defined as the QEPA channel going positive before the QEPB channel.

The encoder wheel typically makes one revolution for every revolution of the motor or the wheel may be at a geared rotation ratio with respect to the motor. Therefore, the frequency of the digital signal coming from the QEPA and QEPB outputs varies proportionally with the velocity of the motor. For example, a 2000-line encoder directly coupled to a motor running at 5000 revolutions per minute (rpm) results in a frequency of 166.6 KHz, so by measuring the frequency of either the QEPA or QEPB output, the processor can determine the velocity of the motor.

For more information, see section *Enhanced Quadrature Encoder Pulse (eQEP) Module* in chapter *Pulse-Width Modulation Subsystem* of the device TRM.

# 6.11 On-Chip Debug

Debugging a system that contains an embedded processor involves an environment that connects high-level debugging software running on a host computer to a low-level debug interface supported by the target device. Between these levels, a debug and trace controller (DTC) facilitates communication between the host debugger and the debug support logic on the target chip.

The DTC is a combination of hardware and software that connects the host debugger to the target system. The DTC uses one or more hardware interfaces and/or protocols to convert actions dictated by the debugger user to JTAG® commands and scans that execute the core hardware.

The debug software and hardware components let the user control multiple central processing unit (CPU) cores embedded in the device in a global or local manner. This environment provides:

- Synchronized global starting and stopping of multiple processors
- Starting and stopping of an individual processor



Each processor can generate triggers that can be used to alter the execution flow of other processors

System topics include but are not limited to:

- System clocking and power-down issues
- Interconnection of multiple devices
- Trigger channels

The device deploys Texas Instrument's CTools debug technology for on-chip debug and trace support. It provides the following features:

- External debug interfaces:
  - Primary debug interface IEEE1149.1 (JTAG) or IEEE1149.7 (complementary superset of JTAG)
    - Used for debugger connection
    - Default mode is IEEE1149.1 but debugger can switch to IEEE1149.7 via an IEEE1149.7 adapter module
    - Controls ICEPick™ (generic test access port [TAP] for dynamic TAP insertion) to allow the
      debugger to access several debug resources through its secondary (output) JTAG ports (for
      more information, see section ICEPick Secondary TAPs in chapter On-Chip Debug Support of
      the Device TRM).
  - Debug (trace) port
    - Can be used to export processor or system trace off-chip (to an external trace receiver)
    - Can be used for cross-triggering with an external device
    - Configured through debug resources manager (DRM) module instantiated in the debug subsystem
    - For more information about debug (trace) port, see sections *Debug (Trace) Port* and *Concurrent Debug Modes* in chapter *On-Chip Debug Support* of the Device TRM.
- JTAG based processor debug on:
  - C66x in DSP1
  - Cortex-M4 (x2) in IPU
  - ARP32 in EVE
- Dynamic TAP insertion
  - Controlled by ICEPick
  - For more information, see section Dynamic TAP Insertion in chapter On-Chip Debug Support
- Power and clock management
  - Debugger can get the status of the power domain associated to each TAP.
  - Debugger may prevent the application software switching off the power domain.
  - Application power management behavior can be preserved during debug across power transitions.
  - For more information, see section Power and Clock Management in chapter On-Chip Debug Support of the Device TRM.
- Reset management
  - Debugger can configure ICEPick to assert, block, or extend the reset of a given subsystem.
  - For more information, see section Reset Management in chapter On-Chip Debug Support of the Device TRM.



#### Cross-triggering

- Provides a way to propagate debug (trigger) events from one processor, subsystem, or module to another:
  - Subsystem A can be programmed to generate a debug event, which can then be exported as a global trigger across the device.
  - Subsystem B can be programmed to be sensitive to the trigger line input and to generate an action on trigger detection.
- Two global trigger lines are implemented
- Device-level cross-triggering is handled by the XTRIG (TI cross-trigger) module implemented in the debug subsystem
- For more information about cross-triggering, see section Cross-Triggering in chapter On-Chip Debug Support of the Device TRM.

#### Suspend

- Provides a way to stop a closely coupled hardware process running on a peripheral module when the host processor enters debug state
- For more information about suspend, see section Suspend in chapter On-Chip Debug Support of the Device TRM.

#### Processor trace

- C66x (DSP) processor trace is supported
- Two exclusive trace sinks:
  - CoreSight Trace Port Interface Unit (CS\_TPIU) trace export to an external trace receiver
  - CTools Trace Buffer Router (CT\_TBR) in system bridge mode trace export through USB
- For more information, see section Processor Trace in chapter On-Chip Debug Support of the Device TRM.



- System instrumentation (trace)
  - Supported by a CTools System Trace Module (CT\_STM), implementing MIPI System Trace Protocol (STP) (rev 2.0)
  - Real-time software trace
    - System-on-chip (SoC) software instrumentation through CT\_STM (STP2.0)
  - OCP watchpoint (OCP\_WP\_NOC)
    - OCP target traffic monitoring: OCP\_WP\_NOC can be configured to generate a trigger upon watchpoint match (that is, when target transaction attributes match the user-defined attributes).
    - SoC events trace
    - DMA transfer profiling
  - Statistics collector (performance probes)
    - Computes traffic statistics within a user-defined window and periodically reports to the user through the CT\_STM interface
    - Embedded in the L3\_MAIN interconnect
    - 10 instances:
      - 1 instance dedicated to target (SDRAM) load monitoring
      - 9 instances dedicated to master latency monitoring
  - EVE instrumentation
    - Supported through a software message and system trace event (SMSET) module embedded in the EVE subsystem
  - ISS instrumentation
    - Supported through system trace event (CTSET) module embedded in the ISS subsystem
  - Power-management events profiling (PM instrumentation [PMI])
    - Monitoring major power-management events. The PM state changes are handled as generic events and encapsulated in STP messages.
  - Clock-management events profiling CM instrumentation [CMI]) for CM\_CORE\_AON clocks
    - Monitoring major clock management events. The CM state changes are handled as generic events and encapsulated in STP messages.
    - · One instances
      - CM1 Instrumentation (CMI1) module mapped in the PD\_CORE\_AON power domain
  - For more information, see section System Instrumentation in chapter On-Chip Debug Support of the Device TRM.
- · Performance monitoring
  - Supported by subsystem counter timer module (SCTM) for IPU

For more information, see chapter *On-Chip Debug Support* of the device TRM.

www.ti.com

# 7 Applications, Implementation, and Layout

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test design implementation to confirm system functionality.

#### 7.1 Introduction

This chapter is intended to communicate, guide and illustrate a PCB design strategy resulting in a PCB that can support TI's latest Application Processor. This Processor is a high-performance processor designed for automotive Infotainment based on enhanced OMAP™ architecture integrated on a 28-nm CMOS process technology.

These guidelines first focus on designing a robust Power Delivery Network (PDN) which is essential to achieve the desirable high performance processing available on Device. The general principles and step-by-step approach for implementing good power integrity (PI) with specific requirements will be described for the key Device power domains.

TI strongly believes that simulating a PCB's proposed PDN is required for first pass PCB design success. Key Device processor high-current power domains need to be evaluated for Power Rail IR Drop, Decoupling Capacitor Loop-Inductance and Power Rail Target Impedance. Only then can a PCB's PDN performance be truly accessed by comparing these model PI parameters vs. TI's recommended values. Ultimately for any high-volume product, TI recommends conducting a "Processor PDN Validation" test on prototype PCBs across processor "split lots" to verify PDN robustness meets desired performance goals for each customer's worst-case scenario. Please contact your TI representative to receive guidance on PDN PI modeling and validation testing.

Likewise, the methodology and requirements needed to route Device high-speed, differential interfaces, single-ended interfaces (i.e. DDR3, QSPI) and general purpose interfaces using LVCMOS drivers that meet timing requirements while minimizing signal integrity (SI) distortions on the PCB's signaling traces. Signal trace lengths and flight times are aligned with FR-4 standard specification for PCBs.

Several different PCB layout stack-up examples have been presented to illustrate a typical number of layers, signal assignments and controlled impedance requirements. Different Device interface signals demand more or less complexity for routing and controlled impedance stack-ups. Optimizing the PCB's PDN stack-up needs with all of these different types of signal interfaces will ultimately determine the final layer count and layer assignments in each customer's PCB design.

This guideline must be used as a supplement in complement to TI's Application Processor, Power Management IC (PMIC) and Audio Companion components along with other TI component technical documentation (i.e. Technical Reference Manual, Data Manual, Data Sheets, Silicon Errata, Pin-Out Spreadsheet, Application Notes, etc.).

#### **NOTE**

Notwithstanding any provision to the contrary, TI makes no warranty expressed, implied, or statutory, including any implied warranty of merchantability of fitness for a specific purpose, for customer boards. The data described in this appendix are intended as guidelines only.

#### **NOTE**

These PCB guidelines are in a draft maturity and consequently, are subject to change depending on design verification testing conducted during IC development and validation. Note also that any references to Application Processor's ballout or pin muxing are subject to change following the processor's ballout maturity.



# 7.1.1 Initial Requirements and Guidelines

Unless otherwise specified, the characteristic impedance for single-ended interfaces is recommended to be between 35  $\Omega$  and 65  $\Omega$  to minimize the overshoot or undershoot on far-end loads.

Characteristic impedance for differential interfaces must be routed as differential traces on the same layer. The trace width and spacing must be chosen to yield the recommended differential impedance. For more information see Section 7.5.1.

The PDN must be optimized for low trace resistance and low trace inductance for all high-current power nets from PMIC to the device.

An external interface using a connector must be protected following the IEC61000-4-2 level 4 system ESD.

#### 7.2 Power Optimizations

This section describes the necessary steps for designing a robust Power Distribution Network (PDN):

- Section 7.2.1, Step 1: PCB Stack-up
- Section 7.2.2, Step 2: Physical Placement
- Section 7.2.3, Step 3: Static Analysis
- Section 7.2.4, Step 4: Frequency Analysis

# 7.2.1 Step 1: PCB Stack-up

The PCB stack-up (layer assignment) is an important factor in determining the optimal performance of the power distribution system. An optimized PCB stack-up for higher power integrity performance can be achieved by following these recommendations:

- Power and ground plane pairs must be closely coupled together. The capacitance formed between the
  planes can decouple the power supply at high frequencies. Whenever possible, the power and ground
  planes must be solid to provide continuous return path for return current.
- Use a thin dielectric between the power and ground plane pair. Capacitance is inversely proportional to the separation of the plane pair. Minimizing the separation distance (the dielectric thickness) maximizes the capacitance.
- Optimize the power and ground plane pair carrying high current supplies to key component power domains as close as possible to the same surface where these components are placed (see Figure 7-1). This will help to minimize "loop inductance" encountered between supply decoupling capacitors and component supply inputs and between power and ground plane pairs.

#### NOTE

1-2oz Cu weight for power / ground plane is preferred to enable better PCB heat spreading, helping to reduce Processor junction temperatures. In addition, it is preferable to have the power / ground planes be adjacent to the PCB surface on which the Processor is mounted.





Figure 7-1. Minimize Loop Inductance With Proper Layer Assignment

The placement of power and ground planes in the PCB stackup (determined by layer assignment) has a significant impact on the parasitic inductances of power current path as shown in Figure 7-1. For this reason, it is recommended to consider layer order in the early stages of the PCB PDN design cycle, putting high-priority supplies in the top half of the stackup (assuming high load and priority components are mounted on the top-side of PCB) and low-priority supplies in the bottom half of the stackup as shown in the examples below (vias have parasitic inductances which impact the bottom layers more, so it is advised to put the sensitive and high-priority power supplies on the top/same layers).

# 7.2.2 Step 2: Physical Placement

A critical step in designing an optimized PDN is that proper care must be taken to making sure that the initial floor planning of the PCB layout is done with good power integrity design guidelines in mind. The following points are important for optimizing a PCB's PDN:

- Minimizing the physical distance between power sources and key high load components is the first step toward optimization. Placing source and load components on the same side of the PCB is desirable. This will minimize via inductance impact for high current loads and steps
- External trace routing between components must be as wide as possible. The wider the traces, the lower the DC resistance and consequently the lower the static IR drop.
- Whenever possible for the internal layers (routing and plane), wide traces and copper area fills are
  preferred for PDN layout. The routing of power nets in plane provide for more interplane capacitance
  and improved high frequency performance of the PDN.
- Whenever possible, use a via to component pin/pad ratio of 1:1 or better (i.e. especially decoupling capacitors, power inductors and current sensing resistors). Do not share vias among multiple capacitors for connecting power supply and ground planes.
- Placement of vias must be as close as possible or even within a component's solder pad if the PCB technology you are using provides this capability.
- To avoid any "ampacity" issue maximum current-carrying capacity of each transitional via should be evaluated to determine the appropriate number of vias required to connect components.
   Adding vias to bring the "via-to-pad" ratio to 1:1 will improve PDN performance.
- For noise sensitive power supplies (i.e. Phase Lock-Loops, analog signals like audio and video), a Gnd shield can be used to isolate coplanar supplies that may have high step currents or high frequency switching transitions from coupling into low-noise supplies.



Figure 7-2. Coplanar Shielding of Power Net Using Ground Guard-band

# 7.2.3 Step 3: Static Analysis

Delivering reliable power to circuits is always of critical importance because voltage drops (also known as IR drops) can happen at every level within an electronic system, on-chip, within a package, and across the board. Robust system performance can only be ensured by understanding how the system elements will perform under typical stressful Use Cases. Therefore, it is a good practice to perform a Static or DC Analysis.

Static or DC analysis and design methodology results in a PDN design that minimizes voltage or IR drops across power and ground planes, traces and vias. This ensures the application processor's internal transistors will be operating within their specified voltage ranges for proper functionality. The amount of IR drop that will be encounter is based upon amount power drawn for a desired Use Case and PCB trace (widths, geometry and number of parallel traces) and via (size, type and number) characteristics.

Components that are distant from their power source are particularly susceptible to IR drop. Designs that rely on battery power must minimize voltage drops to avoid unacceptable power loss that can negatively impact system performance. Early assessments a PDN's static (DC) performance helps to determine basic power distribution parameters such as best system input power point, optimal PCB layer stackup, and copper area needed for load currents.

> The resistance Rs of a plane conductor for a unit length and unit width is called the surface resistivity (ohms per square).



Figure 7-3. Depiction of Sheet Resistivity and Resistance

Ohm's Law (V = I x R) relates conduction current to voltage drop. At DC, the relation coefficient is a constant and represents the resistance of the conductor. Even current carrying conductors will dissipate power at high currents even though their resistance may be very small. Both voltage drop and power dissipation are proportional to the resistance of the conductor.

Figure 7-4 shows a PCB-level static IR drop budget defined between the power management device (PMIC) pins and the application processor's balls when the PMIC is supplying power.

It is highly recommended to physically place the PMIC as close as possible to the processor and on the same side. The orientation of the PMIC vs. the processor should be aligned to minimize distance for the highest current rail.





SPRS977\_PCB\_STATIC\_02

Figure 7-4. Static IR Drop Budget for PCB Only

The system-level IR drop budget is made up of three portions: on-chip, package, and PCB board. Static IR or dc analysis/design methodology consists of designing the PDN such that the voltage drop (under dc operating conditions) across power and ground pads of the transistors of the application processor device is within a specified value of the nominal voltage for proper functionality of the device.

A PCB system-level voltage drop budget for proper device functionality is typically 1.5% of nominal voltage. For a 1.35-V supply, this would be ≤20 mV.

To accurately analyze PCB static IR drop, the actual geometry of the PDN must be modeled properly and simulated to accurately characterize long distribution paths, copper weight impacts, electro-migration violations of current-carrying vias, and "Swiss-cheese" effects via placement has on power rails. It is recommended to perform the following analyses:

- Lumped resistance/IR drop analysis
- Distributed resistance/IR drop analysis

#### NOTE

The PMIC companion device supporting Processor has been designed with voltage sensing feedback loop capabilities that enable a remote sense of the SMPS output voltage at the point of use.

The NOTE above means the SMPS feedback signals and returns must be routed across PCB and connected to the Device input power ball for which a particular SMPS is supplying power. This feedback loop provides compensation for some of the voltage drop encountered across the PDN within limits. As such, the effective resistance of the PDN within this loop should be determined in order to optimize voltage compensation loop performance. The resistance of two PDN segments are of interest: one from the power inductor/bulk power filtering capacitor node to the Processor's input power and second is the entire PDN route from SMPS output pin/ball to the Processor input power.

In the following sections each methodology is described in detail and an example has been provided of analysis flow that can be used by the PCB designer to validate compliance to the requirements on their PCB PDN design.

#### 7.2.3.1 PDN Resistance and IR Drop

Lumped methodology consists of grouping all of the power pins on both the PMIC (voltage source) and processor (current sink) devices. Then the PMIC source is set to an expected Use Case voltage level and the processor load has its Use Case current sink value set as well. Now the lumped/effective resistance for the power rail trace/plane routes can be determine based upon the actual layout's power rail etch wide, shape, length, via count and placement Figure 7-5 illustrates the pin-grouping/lumped concept.

The lumped methodology consists of importing the PCB layout database (from Cadence Allegro tool or any other layout design tool) into the static IR drop modeling and simulation tool of preference for the PCB designer. This is followed by applying the correct PCB stack-up information (thickness, material properties) of the PCB dielectric and metallization layers. The material properties of dielectric consist of permittivity (Dk) and loss tangent (Df).

For the conductor layers, the correct conductivity needs to be programmed into the simulation tool. This is followed by pin-grouping of the power and ground nets, and applying appropriate voltage/current sources. The current and voltage information can be obtained from the power and voltage specifications of the device under different operating conditions / Use Cases.



Figure 7-5. Pin-grouping concept: Lumped and Distributed Methodologies

# 7.2.4 Step 4: Frequency Analysis

Delivering low noise voltage sources are very important to allowing a system to operate at the lowest possible Operational Performance Point (OPP) for any one Use Case. An OPP is a combination of the supply voltage level and clocking rate for key internal processor domains. A SCH and PCB designed to provide low noise voltage supplies will then enable the processor to enter optimal OPPs for each Use Case that in turn will minimize power dissipation and junction temperatures on-die. Therefore, it is a good engineering practice to perform a Frequency Analysis over the key power domains.

Frequency analysis and design methodology results in a PDN design that minimizes transient noise voltages at the processor's input power balls. This allows the processor's internal transistors to operate near the minimum specified operating supply voltage levels. To accomplish this one must evaluate how a voltage supply will change due to impedance variations over frequency. This analysis will focus on the decoupling capacitor network (VDD\_xxx and VSS/Gnd rails) at the load. Sufficient capacitance with a distribution of self-resonant points will provide for an overall lower impedance vs frequency response for each power domain.

Decoupling components that are distant from their load's input power are susceptible to encountering spreading loop inductance from the PCB design. Early analysis of each key power domain's frequency response helps to determine basic decoupling capacitor placement, optimal footprint, layer assignment, and types needed for minimizing supply voltage noise/fluctuations due to switching and load current transients.

#### NOTE

Evaluation of loop inductance values for decoupling capacitors placed ~300mils closer to the load's input power balls has shown an 18% reduction in loop inductance due to reduced distance.



 Decoupling capacitors must be carefully placed in order to minimize loop inductance impact on supply voltage transients. A real capacitor has characteristics not only of capacitance but also inductance and resistance.

Figure 7-6 shows the parasitic model of a real capacitor. A real capacitor must be treated as an RLC circuit with effective series resistance (ESR) and effective series inductance (ESL).



Figure 7-6. Characteristics of a Real Capacitor With ESL and ESR

The magnitude of the impedance of this series model is given as:

$$|Z| = \sqrt{ESR^2 + \left(\omega ESL - \frac{1}{\omega C}\right)^2}$$

where:  $\omega = 2\pi f$ 

Figure 7-7. Series Model Impedance Equation

Figure 7-8 shows the resonant frequency response of a typical capacitor with a self-resonant frequency of 55 MHz. The impedance of the capacitor is a combination of its series resistance and reactive capacitance and inductance as shown in the equation above.



Figure 7-8. Typical Impedance Profile of a Capacitor



Because a capacitor has series inductance and resistance that impacts its effectiveness, it is important that the following recommendations are adopted in placing capacitors on the PDN.

Wherever possible, mount the capacitor with the geometry that minimizes the mounting inductance and resistance. This was shown earlier in Figure 7-1. The capacitor mounting inductance and resistance values include the inductance and resistance of the pads, trace, and vias. Whenever possible, use footprints that have the lowest inductance configuration as shown in Figure 7-9

The length of a trace used to connect a capacitor has a big impact on parasitic inductance and resistance of the mounting. This trace must be as short and as wide as possible, wherever possible, minimize distance to supply and Gnd vias by locating vias nearby or within the capacitor's solder pad landing. Further improvements can be made to the mounting by placing vias to the side of capacitor lands or doubling the number of vias as shown in Figure 7-9. If the PCB manufacturing processes allow it and if cost-effective, via-in-pad (VIP) geometries are strongly recommended.

In addition to mounting inductance and resistance associated with placing a capacitor on the PCB, the effectiveness of a decoupling capacitor also depends on the spreading inductance and resistance that the capacitor sees with respect to the load. The spreading inductance and resistance is strongly dependent on the layer assignment in the PCB stack-up. Therefore, try to minimize X, Y and Z dimensions where the Z is due to PCB thickness (as shown in Figure 7-9).

From left (highest inductance) to right (lowest inductance) the capacitor footprint types shown in Figure 7-9 are known as:

- 2-via, Skinny End Exit (2vSEE)
- 2-via, Wide End Exit (2vWEE)
- 2-via, Wide Side Exit (2vWSE)
- 4-via, Wide Side Exit (4vWSE)
- 2-via, In-Pad (2vIP)



Figure 7-9. Capacitor Placement Geometry for Improved Mounting Inductance

#### **NOTE**

Evaluation of loop inductance values for decoupling capacitor footprints 2vSEE (worst case) vs 4vWSE (2nd best) has shown a 30% reduction in inductance when 4vWSE footprint was used in place of 2vSEE.

# **Decoupling Capacitor (Dcap) Strategy:**



- Use lowest inductance footprint and trace connection scheme possible for given PCB technology and layout area in order to minimize Dcap loop inductance to power pin as much as possible (see Figure 7-9).
- 2. Place Dcaps on "same-side" as component within their power plane outline to minimize "decoupling loop inductance". Target distance to power pin should be less than ~500mils depending upon PCB layout characteristics (plane's layer assignment and solid nature). Use PI modeling CAD tool to verify minimum inductance for top vs bottom-side placement.
- 3. Place Dcaps on "opposite-side" as component within their power plane outline if "same-side" is not feasible or if distance to power pin is greater than ~500mils for top-side location. Use PI modeling CAD tool to verify minimum inductance for top vs bottom-side placement.
- 4. Use minimum 10mil trace width for all voltage and gnd planes connections (i.e. Dcap pads, component power pins, etc.).
- 5. Place all voltage and gnd plane vias "as close as possible" to point of use (i.e. Dcap pads, component power pins, etc.).
- 6. Use a "Power/Gnd pad/pin to via" ratio of 1:1 whenever possible. Do not exceed 2:1 ratio for small number of vias within restricted PCB areas (i.e. underneath BGA components).

Frequency analysis for the CORE power domain (vdd) has yielded the Impedance vs Frequency responses shown in Section 7.3.8.2, vdd Example Analysis.

### 7.2.5 System ESD Generic Guidelines

## 7.2.5.1 System ESD Generic PCB Guideline

Protection devices must be placed close to the ESD source which means close to the connector. This allows the device to subtract the energy associated with an ESD strike before it reaches the internal circuitry of the application board.

To help minimize the residual voltage pulse that will be built-up at the protection device due to its nonzero turn-on impedance, it is mandatory to route the ESD device with minimum stub length so that the low-resistive, low-inductive path from the signal to the ground is granted and not increasing the impedance between signal and ground.

For ESD protection array being railed to a power supply when no decoupling capacitor is available in close vicinity, consider using a decoupling capacitor (≥ 0.1 µF) tight to the VCC pin of the ESD protection. A positive strike will be partially diverted to this capacitance resulting in a lower residual voltage pulse.

Ensure that there is sufficient metallization for the supply of signals at the interconnect side (VCC and GND in Figure 7-10) from connector to external protection because the interconnect may see between 15-A to 30-A current in a short period of time during the ESD event.



Figure 7-10. Placement Recommendation for an ESD External Protection

#### **NOTE**

To ensure normal behavior of the ESD protection (unwanted leakage), it is better to ground the ESD protection to the board ground rather than any local ground (example isolated shield or audio ground).

# 7.2.5.2 Miscellaneous EMC Guidelines to Mitigate ESD Immunity

- Avoid running critical signal traces (clocks, resets, interrupts, control signals, and so forth) near PCB edges.
- Add high frequency filtering: Decoupling capacitors close to the receivers rather than close to the drivers to minimize ESD coupling.
- Put a ground (guard) ring around the entire periphery of the PCB to act as a lightning rod.
- Connect the guard ring to the PCB ground plane to provide a low impedance path for ESD-coupled current on the ring.
- Fill unused portions of the PCB with ground plane.
- Minimize circuit loops between power and ground by using multilayer PCB with dedicated power and ground planes.
- Shield long line length (strip lines) to minimize radiated ESD.
- Avoid running traces over split ground planes. It is better to use a bridge connecting the two planes in one area.



Figure 7-11. Trace Examples

- Always route signal traces and their associated ground returns as close to one another as possible to minimize the loop area enclosed by current flow:
  - At high frequencies current follows the path of least inductance.
  - At low frequencies current flows through the path of least resistance.

# 7.2.5.3 ESD Protection System Design Consideration

ESD protection system design consideration is covered in of this document. The following are additional considerations for ESD protection in a system.

- · Metallic shielding for both ESD and EMI
- Chassis GND isolation from the board GND
- Air gap designed on board to absorb ESD energy
- Clamping diodes to absorb ESD energy
- Capacitors to divert ESD energy
- The use of external ESD components on the DP/DM lines may affect signal quality and are not recommended.

### 7.2.6 EMI / EMC Issues Prevention

All high-speed digital integrated circuits can be sources of unwanted radiation, which can affect nearby sensitive circuitry and cause the final product to have radiated emissions levels above the limits allowed by the EMC regulations if some preventative steps are not taken.

Likewise, analog and digital circuits can be susceptible to interference from the outside world and picked up by the circuitry interconnections.

To minimize the potential for EMI/EMC issues, the following guidelines are recommended to be followed.

## 7.2.6.1 Signal Bandwidth

To evaluate the frequency of a digital signal, an estimated rule of thumb is to consider its bandwidth  $f_{BW}$  with respect to its rise time,  $t_R$ :

$$f_{BW} \approx 0.35 / t_{R}$$

This frequency actually corresponds to the break point in the signal spectrum, where the harmonics start to decay at 40 dB per decade instead of 20 dB per decade.



# 7.2.6.2 Signal Routing

## 7.2.6.2.1 Signal Routing—Sensitive Signals and Shielding

Keep radio frequency (RF) sensitive circuitry (like GPS receivers, GSM/WCDMA, Bluetooth/WLAN transceivers, frequency modulation (FM) radio) away from high-speed ICs (the device, power and audio manager, chargers, memories, and so forth) and ideally on the opposite side of the PCB. For improved protection it is recommended to place these emission sources in a shield can. If the shield can have a removable lid (two-piece shield), ensure there is low contact impedance between the fence and the lid. Leave some space between the lid and the components under it to limit the high-frequency currents induced in the lid. Limit the shield size to put any potential shield resonances above the frequencies of interest; see Figure 7-8, Typical Impedance Profile of a Capacitor.

# 7.2.6.2.2 Signal Routing—Outer Layer Routing

In case there is a need to use the outer layers for routing outside of shielded areas, it is recommended to route only static signals and ensure that these static signals do not carry any high-frequency components (due to parasitic coupling with other signals). In case of long traces, make provision for a bypass capacitor near the signal source.

Routing of high-frequency clock signals on outer layers, even for a short distance, is discouraged, because their emissions energy is concentrated at the discrete harmonics and can become significant even with poor radiators.

Coplanar shielding of traces on outer layers (placing ground near the sides of a track along its length) is effective only if the distance between the trace sides and the ground is smaller that the trace height above the ground reference plane. For modern multilayer PCBs this is often not possible, so coplanar shielding will not be effective. Do not route high-frequency traces near the periphery of the PCB, as the lack of a ground reference near the trace edges can increase EMI: see Section 7.2.6.3, *Ground Guidelines*.

#### 7.2.6.3 Ground Guidelines

#### 7.2.6.3.1 PCB Outer Layers

Ideally the areas on the top and bottom layers of the PCB that are not enclosed by a shield should be filled with ground after the routing is completed and connected with an adequate number of vias to the ground on the inner ground planes.

## 7.2.6.3.2 Metallic Frames

Ensure that all metallic parts are well connected to the PCB ground (like LCD screens metallic frames, antennas reference planes, connector cages, flex cables grounds, and so forth). If using flex PCB ribbon cables to bring high-frequency signals off the PCB, ensure they are adequately shielded (coaxial cables or flex ribbons with a solid reference ground).

#### 7.2.6.3.3 Connectors

For high-frequency signals going to connectors choose a fully shielded connector, if possible (for example, SD card connectors). For signals going to external connectors or which are routed over long distances, it is recommended to reduce their bandwidth by using low-pass filters (resistor, capacitor (RC) combinations or lossy ferrite inductors). These filters will help to prevent emissions from the board and can also improve the immunity from external disturbances.

### 7.2.6.3.4 Guard Ring on PCB Edges

The major advantage of a multilayer PCB with ground-plane is the ground return path below each and every signal or power trace.

As shown in Figure 7-12 the field lines of the signal return to PCB ground as long as an infinite ground is available.



Traces near the PCB-edges do not have this infinite ground and therefore may radiate more than the others. Thus, signals (clocks) or power traces (core power) identified to be critical must not be routed in the vicinity of PCB edges, or, if not avoidable, must be accompanied by a guard ring on the PCB edge.



Figure 7-12. Field Lines of a Signal Above Ground



Figure 7-13. Guard Ring Routing

The intention of the guard ring is that HF-energy, that otherwise would have been emitted from the PCB edge, is reflected back into the board where it partially will be absorbed. For this purpose ground traces on the borders of all layers (including power layer) must be applied as shown in Figure 7-13.

As these traces must have the same (HF-) potential as the ground plane they must be connected to the ground plane at least every 10 mm.

### 7.2.6.3.5 Analog and Digital Ground

For the optimum solution, the AGND and the DGND planes must be connected together at the power supply source in a same point. This ensures that both planes are at the same potential, while the transfer of noise from the digital to the analog domain is minimized.

### 7.3 Core Power Domains

This section provides boundary conditions and theoretical background to be applied as a guide for optimizing a PCB design. The decoupling capacitor and PDN characteristics tables shown below give recommended capacitors and PCB parameters to be followed for schematic and PCB designs. Board designs that meet the static and dynamic PDN characteristics shown in tables below will be aligned to the expected PDN performance needed to optimize SoC performance.

# 7.3.1 General Constraints and Theory

- Max PCB static/DC voltage drop (IRd) budget of 1.5% of supply voltage when using PMICs without remote sensing as measured from PMIC's power inductor and filter capacitor node to Processor input including any ground return losses.
- Max PCB static/DC voltage drop (IRd) budget can be relaxed to 7.5% of supply voltage when using TI recommended PMICs with remote sensing at the load as measured from PMIC's power inductor and filter capacitor node to Device's supply input including any ground return losses.



- PMIC component DM and guidelines should be referenced for the following:
  - Routing remote feedback sensing to optimize per each SMPS's implementation
  - Selecting power filtering capacitor values and PCB placement.
- Max Total Effective Resistance (R<sub>eff</sub>) budget can range from 4 100mΩ for key Device power rails not including ground returns depending upon maximum load currents and maximum DC voltage drop budget (as discussed above).
- Max Device supply input voltage difference budget of 5mV under max current loading shall be
  maintained across all balls connected to a common power rail. This represents any voltage difference
  that may exist between a remote sense point to any power input.
- Max PCB Loop Inductance (LL) budget between Device's power inputs and local bulk and high frequency decoupling capacitors including ground returns should range from 0.4 – 2.5nH depending upon maximum transient load currents.
- Max PCB dynamic/AC peak-to-peak transient noise voltage budgets between PMIC and Device including ground returns are as follows:
  - +/-3% of nominal supply voltage for frequencies below the PMIC bandwidth (typ Fpmic ~ 200kHz)
  - +/-5% of nominal supply voltage for frequencies between Fpmic to Fpcb (typ 20 100MHz)
- Max PCB Impedance (Z) vs Frequency (F) budget between Device's power inputs and PMIC's output
  power filter node including ground return is determined by applying the Frequency Domain Target
  Impedance Method to determine the PCB's maximum frequency of interest (Fpcb). Ideally a properly
  designed and decoupled PDN will exhibit smoothly increasing Z vs. F curve. There are 2 general
  regions of interest as can be seen in Figure 7-14.
  - 1<sup>st</sup> area is from DC (0Hz) up to Fpmic (typ a few 100 kHz) where a PMIC's transient response characteristic (i.e. Switching Freq, Compensation Loop BW) dominate. A PDN's Z is typically very low due to power filtering and bulk capacitor values when PDN has very low trace resistance (i.e. good Reff performance). The goal is to maintain a smoothly increasing Z that is less than Zt1 over this low frequency range. This will ensure that a max transient current event will not cause a voltage drop more than the PMIC's current step response can support (typ 3%).
  - 2<sup>nd</sup> area is from Fpmic up to Fpcb (typ 20-100MHz) where a PCB's inherent characteristics (i.e. parasitic capacitance, planar spreading inductances) dominate. A PDN's Z will naturally increase with frequency. At frequencies between Fpmic up to Fpcb, the goal is to maintain a smoothly increasing Z to be less than Zt2. This will ensue that the high frequency content of a max transient current event will not cause a voltage drop to be more than 5% of the min supply voltage.



**UMENTS** 

$$Z_{T} = \frac{\text{Max Voltage Rail Drop}^{\text{Note1}}}{\text{Max Transient Current}}$$

$$Z_{T1} = \frac{\text{(Min Voltage)} \times \text{(PMIC's Step Responce)}}{\text{(~50\% of Max DC Current)}} = \frac{\text{Vmin x 3\%(typ)}}{\text{Imax x ~50\%}}$$
(Min Voltage) x (High-Freq Transient Noise)

$$Z_{T2} = \frac{\text{(Min Voltage) x (High-Freq Transient Noise)}}{\text{(~50\% of Max DC Current)}} = \frac{\text{Vmin x 5\%(typ)}}{\text{Imax x ~50\%}}$$



Figure 7-14. PDN's Target impedance

- 1. Voltage Rail Drop includes regulation accuracy, voltage distribution drops, and all dynamic events such as transient noise, AC ripple, voltage dips etc.
- 2. Typical max transient current is defined as 50% of max current draw possible.

# 7.3.2 Voltage Decoupling

Recommended power supply decoupling capacitors main characteristics for commercial products whose ambient temperature is not to exceed +85C are shown in table below:

Table 7-1. Commercial Applications Recommended Decoupling Capacitors Characteristics (1)(2)(3)

| Value | Voltage<br>[V] | Package | Stability | Dielectric | Capacitan<br>ce<br>Tolerance | Temp<br>Range [°C] | Temp<br>Sensitivity<br>[%] | REFERENCE          |
|-------|----------------|---------|-----------|------------|------------------------------|--------------------|----------------------------|--------------------|
| 22µF  | 6,3            | 0603    | Class 2   | X5R        | -/+20%                       | -55 to + 85        | -/+15                      | GRM188R60J226MEA0L |
| 10μF  | 4,0            | 0402    | Class 2   | X5R        | -/+20%                       | -55 to + 85        | -/+15                      | GRM155R60G106ME44  |
| 4.7µF | 6,3            | 0402    | Class 2   | X5R        | -/+20%                       | -55 to + 85        | -/+15                      | GRM155R60J475ME95  |
| 2.2µF | 6,3            | 0402    | Class 2   | X5R        | -/+20%                       | -55 to + 85        | -/+15                      | GRM155R60J225ME95  |
| 1µF   | 6,3            | 0201    | Class 2   | X5R        | -/+20%                       | -55 to + 85        | -/+15                      | GRM033R60J105MEA2  |

Table 7-1. Commercial Applications Recommended Decoupling Capacitors Characteristics (1)(2)(3) (continued)

| Value | Voltage<br>[V] | Package | Stability | Dielectric | Capacitan<br>ce<br>Tolerance | Temp<br>Range [°C] | Temp<br>Sensitivity<br>[%] | REFERENCE         |
|-------|----------------|---------|-----------|------------|------------------------------|--------------------|----------------------------|-------------------|
| 470nF | 6,3            | 0201    | Class 2   | X5R        | - / + 20%                    | -55 to + 85        | -/+15                      | GRM033R60G474ME90 |
| 220nF | 6,3            | 0201    | Class 2   | X5R        | - / + 20%                    | -55 to + 85        | -/+15                      | GRM033R60J224ME90 |
| 100nF | 6,3            | 0201    | Class 2   | X5R        | - / + 20%                    | -55 to + 85        | -/+15                      | GRM033R60J104ME19 |

- (1) Minimum value for each PCB capacitor: 100 nF.
- (2) Among the different capacitors, 470 nF is recommended (not required) to filter at 5-MHz to 10-MHz frequency range.
- (3) In comparison with the EIA Class 1 dielectrics, Class 2 dielectric capacitors tend to have severe temperature drift, high dependence of capacitance on applied voltage, high voltage coefficient of dissipation factor, high frequency coefficient of dissipation, and problems with aging due to gradual change of crystal structure. Aging causes gradual exponential loss of capacitance and decrease of dissipation factor.

Recommended power supply decoupling capacitors main characteristics for automotive products are shown in table below:

Table 7-2. Automotive Applications Recommended Decoupling Capacitors Characteristics (1)(2)

| Value | Voltage [V] | Package | Stability | Dielectric | Capacitanc<br>e<br>Tolerance | Temp<br>Range [°C] | Temp<br>Sensitivity<br>[%] | REFERENCE         |
|-------|-------------|---------|-----------|------------|------------------------------|--------------------|----------------------------|-------------------|
| 22µF  | 6,3         | 1206    | Class 2   | X7R        | -/+20%                       | -55 to + 125       | -/+15                      | GCM31CR70J226ME23 |
| 10μF  | 6,3         | 0805    | Class 2   | X7R        | -/+20%                       | -55 to + 125       | -/+15                      | GCM21BR70J106ME22 |
| 4.7µF | 10          | 0805    | Class 2   | X7R        | -/+20%                       | -55 to + 125       | -/+15                      | GCM21BC71A475MA73 |
| 2.2µF | 6,3         | 0603    | Class 2   | X7R        | -/+20%                       | -55 to + 125       | -/+15                      | GCM188R70J225ME22 |
| 1µF   | 16          | 0603    | Class 2   | X7R        | -/+20%                       | -55 to + 125       | -/+15                      | GCM188R71C105MA64 |
| 470nF | 16          | 0603    | Class 2   | X7R        | -/+20%                       | -55 to + 125       | -/+15                      | GCM188R71C474MA55 |
| 220nF | 25          | 0603    | Class 2   | X7R        | -/+20%                       | -55 to + 125       | -/+15                      | GCM188L81C224MA37 |
| 100nF | 16          | 0402    | Class 2   | X7R        | -/+20%                       | -55 to + 125       | -/+15                      | GCM155R71C104MA55 |

<sup>(1)</sup> Minimum value for each PCB capacitor: 100 nF.

# 7.3.3 Static PDN Analysis

One power net parameter derived from a PCB's PDN static analysis is the Effective Resistance (Reff). This is the total PCB power net routing resistance that is the sum of all the individual power net segments used to deliver a supply voltage to the point of load and includes any series resistive elements (i.e. current sensing resistor) that may be installed between the PMIC outputs and Processor inputs.

# 7.3.4 Dynamic PDN Analysis

Three power net parameters derived from a PCB's PDN dynamic analysis are the Loop Inductance (LL), Impedance (Z) and PCB Frequency of Interest (Fpcb).

- LL values shown are the recommended max PCB trace inductance between a decoupling capacitor's
  power supply and ground reference terminals when viewed from the decoupling capacitor with a
  "theoretical shorted" applied across the Processor's supply inputs to ground reference.
- Z values shown are the recommended max PCB trace impedances allowed between Fpmic up to Fpcb frequency range that limits transient noise drops to no more than 5% of min supply voltage during max transient current events.
- Fpcb (Frequency of Interest) is defined to be a power rail's max frequency after which adding a
  reasonable number of decoupling capacitors no longer significantly reduces the power rail impedance
  below the desired impedance target (Zt2). This is due to the dominance of the PCB's parasitic planar
  spreading and internal package inductances.

<sup>(2)</sup> Among the different capacitors, 470 nF is recommended (not required) to filter at 5-MHz to 10-MHz frequency range.



Table 7-3. Recommended PDN and Decoupling Characteristics (1)(2)(3)(4)(5)

| PDN Analysis:                         | Static                             |                                                | Dynamic                  |                                            |                          | nber of   | Recomr    |     | Decoup<br>pply | ling Cap | oacitors | per   |
|---------------------------------------|------------------------------------|------------------------------------------------|--------------------------|--------------------------------------------|--------------------------|-----------|-----------|-----|----------------|----------|----------|-------|
| Supply                                | $\max_{(7)} R_{eff}$ [m $\Omega$ ] | Dec. Cap.<br>Max LL <sup>(8) (6)</sup><br>[nH] | Max<br>Impedance<br>[mΩ] | Frequency<br>range<br>of Interest<br>[MHz] | 100<br>nF <sup>(6)</sup> | 220<br>nF | 470<br>nF | 1μF | 2.2 μF         | 4.7 μF   | 10 μF    | 22 μF |
| vdd_dspeve                            | 33                                 | 2.5                                            | 54                       | ≤20                                        | 6                        | 1         | 1         | 1   | 1              | 1        |          | 1     |
| vdd                                   | 83                                 | 2                                              | 87                       | ≤50                                        | 6                        | 1         | 1         | 1   | 1              | 1        |          |       |
| vdds_ddr1,<br>vdds_ddr2,<br>vdds_ddr3 | 33                                 | 2.5                                            | 200                      | ≤100                                       | 8                        | 4         |           | 2   |                | 2        |          | 1     |
| cap_vddram_cor<br>e1                  | N/A                                | 6                                              | N/A                      | N/A                                        |                          |           |           | 1   |                |          |          |       |
| cap_vddram_cor<br>e2                  | N/A                                | 6                                              | N/A                      | N/A                                        |                          |           |           | 1   |                |          |          |       |
| cap_vddram_dsp<br>eve                 | N/A                                | 6                                              | N/A                      | N/A                                        |                          |           |           | 1   |                |          |          |       |

<sup>(1)</sup> For more information on peak-to-peak noise values, see the Recommended Operating Conditions table of the Electrical Characteristics chapter.

- (3) The PDN (Power Delivery Network) impedance characteristics are defined versus the device activity (that runs at different frequency) based on the Recommended Operating Conditions table of the Electrical Characteristics chapter.
- (4) The static drop requirement drives the maximum acceptable PCB resistance between the PMIC or the external SMPS and the processor power balls.
- (5) Assuming that the external SMPS (power IC) feedback sense is taken close to processor power balls.
- (6) High-frequency (30 to 70MHz) PCB decoupling capacitors
- (7) Maximum Total Reff from PMIC output to remote sensing feedback point located as close to the Device's point of load as possible.
- (8) Maximum Loop Inductance for decoupling capacitor.

### 7.3.5 Power Supply Mapping

TPS65917 is a Power management IC (PMIC) that can be used for the Device design. TI is now investigating an optimized solution for high power use cases so the TPS65917 is subject to change. An alternate dual converter power solution using LP8732Q and LP8733Q are recommended. TI requires the use of one of these PMIC solutions for the following reasons:

- TI has validated its use with the Device
- Board level margins including transient response and output accuracy are analyzed and optimized for the entire system
- Support for power sequencing requirements (refer to Section 5.9.3 Power Sequencing)
- Support for Adaptive Voltage Scaling (AVS) Class 0 requirements, including TI provided software

It is possible that some voltage domains on the device are unused in some systems. In such cases, to ensure device reliability, it is still required that the supply pins for the specific voltage domains are connected to some core power supply output.

These unused supplies though can be combined with any of the core supplies that are used (active) in the system. e.g. if IVA and GPU domains are not used, they can be combined with the CORE domain, thereby having a single power supply driving the combined CORE, IVA and GPU domains.

For the combined rail, the following relaxations do apply:

- The AVS voltage of active rail in the combined rail needs to be used to set the power supply
- The decoupling capacitance should be set according to the active rail in the combined rail

Whenever we allow for combining of rails mapped on any of the SMPSes, the PDN guidelines that are the most stringent of the rails combined should be implemented for the particular supply rail.

<sup>(2)</sup> ESL must be as low as possible and must not exceed 0.5 nH.

Table 7-4 illustrates the approved and validated power supply connections to the Device for the SMPS outputs of the TPS65917 and LP8732 combined with LP8733 PMICs.

**Table 7-4. Power Supply Connections** 

| TPS65917 | <b>Dual Converter Solution</b> | Valid Combination 1:                   |
|----------|--------------------------------|----------------------------------------|
| SMPS1    | LP8733Q Buck0                  | vdd_dspeve                             |
| SMPS2    | LP8733Q Buck1                  | vdd                                    |
| SMPS3    | LP8732Q Buck0                  | vdds18v, vdds18v_ddr[3:1], vddshv[6:1] |
| SMPS4    | LP8732Q Buck1                  | vdds_ddr1, vdds_ddr2, vdds_ddr3        |

Table 7-5 illustrates the LP8733 and LP8732 OTP IDs required for DM50x processor systems using different DDR memory types.

Table 7-5. OTP ID Memory Types Support

| DDR Type | LP8733Q     | LP8732Q     |
|----------|-------------|-------------|
|          | OTP Version | OTP Version |
| DDR2     | 2A          | 2D          |
| LPDDR2   | 2A          | 2B          |
| DDR3     | 2A          | 2F          |
| DDR3L    | 2A          | 2E          |

# 7.3.6 DPLL Voltage Requirement

The voltage input to the DPLLs has a low noise requirement. Board designs should supply these voltage inputs with a low noise LDO to ensure they are isolated from any potential digital switching noise. The TPS65917 PMIC LDOLN output or LDO0 on LP8733Q dual power solution is specifically designed to meet this low noise requirement.

NOTE
For more information about Input Voltage Sources, see DPLLs, DLLs Specifications

Table 7-6 presents the voltage inputs that supply the DPLLs.

Table 7-6. Input Voltage Power Supplies for the DPLLs

| POWER SUPPLY   | DPLLs                                                                      |
|----------------|----------------------------------------------------------------------------|
| vdda_per       | DPLL_PER and PER HSDIVIDER analog power supply                             |
| vdda_ddr_dsp   | DPLL_DSP, DPLL_DDR and DDR HSDIVIDER analog power supply                   |
| vdda_gmac_core | GMAC PLL, GMAC HSDIVIDER, DPLL_CORE and CORE HSDIVIDER analog power supply |

# 7.3.7 Loss of Input Power Event

A few key PDN design items needed to enable a controlled and compliant SoC power down sequence for a "Loss of Input Power" event are:

- "Loss of Input Power" early warning
  - TI EVM and Reference Design Study SCHs and PDNs achieve this by using the 1st Stage Converter's (i.e. LM536033-Q1) Power Good status output to enable and disable the 2nd Stage PMIC devices (i.e. TPS65917/919, LP8733, and LP8732). If a different 1st Stage Converter is used, care must be taken to ensure an adequate "PG\_Status" or "Vbatt\_Status" signal is provided that can disable 2nd Stage PMIC to begin a controlled and compliant SoC power down sequence. The total elapsed time from asserting "PG\_Status" low until SoC's PMIC input voltage reaches minimum level of 2.75V should be minimum of 1.5ms and 2ms preferred.



- Maximize discharge time of 1st Stage Vout (VSYS\_3V3 power rail = input voltage to SoC PMIC).
  - TI EVM and Reference Design Study SCHs and PDNs achieve this by opening an in-line load switch immediately upon "PG\_Status" low assertion in order to remove the SoC's 3.3V IO load current from VSYS\_3V3. This will extend the VSYS\_3V3 power rail's discharge time in order to maximize elapsed time for allowing SoC PMIC to execute a controlled and compliant power down sequence. Care should be taken to either disable or isolate any additional peripheral components that may be loading the VSYS\_3V3 rail as well.
- Sufficient bulk decoupling capacitance on the 1st Stage Vout (VSYS\_3V3 per PDN) that allows for desired 1.5 – 2ms elapsed time as described above.
  - TI EVM and Reference Design Study SCHs and PDNs achieve this by using 200uF of total capacitance on VSYS\_3V3. The 1st Stage Converter (i.e. LM536033-Q1) can typically drive a max of 400uF to help extend VSYS\_3V3 discharge time for a compliant SoC power down sequence.
- Optimizing the 2nd Stage SoC PMIC's OTP settings that determines SoC power up and down sequences and total elapsed time needed for a controlled sequence.
  - TI EVM and Reference Design Study SCHs and PDNs achieve this by using optimized OTPs per the SCH and components used. The definition of these OTPs is captured in the detailed timing diagrams for both power up and down sequences. The PDN diagram typically shows a recommended PMIC OTP ID based upon the SoC and DDR memory types.

# 7.3.8 Example PCB Design

The following sections describe an example PCB design and its resulting PDN performance for the vdd dspeve key processor power domain.

#### NOTE

Materials presented in this section are based on generic PDN analysis on PCB boards and are not specific to systems integrating the Device.

### 7.3.8.1 Example Stack-up

Layer Assignments:

- Layer Top: Signal and Segmented Power Plane
  - Processor and PMIC components placed on Top-side
- Layer 2: Gnd Plane1
- Layer 3: Signals
- Layer n: Power Plane1
- Layer n+1: Power Plane 2
- Layer n+2: Signal
- Layer n+3: Gnd Plane2
- Layer Bottom: Signal and Segmented Power Planes
  - Decoupling caps, etc.

Via Technology: Through-hole

Copper Weight:

- ½ oz for all signal layers.
- 1-2oz for all power plane for improved PCB heat spreading.

### 7.3.8.2 vdd\_dspeve Example Analysis

Maximum acceptable PCB resistance ( $R_{eff}$ ) between the PMIC and Processor input power balls should not exceed 33m $\Omega$  per Table 7-3 and (7).



Maximum decoupling capacitance loop inductance (LL) between Processor input power balls and decoupling capacitances should not exceed 2.5nH per Table 7-3 and (7) (ESL NOT included).

Impedance target for key frequency of interest between Processor input power balls and PMIC's SMPS output power balls should not exceed  $54m\Omega$  per Table 7-3 and (7).

Table 7-7. Example PCB vdd\_dspeve PI Analysis Summary

| Parameter                                                               | Recommendation               | Example PCB                   |
|-------------------------------------------------------------------------|------------------------------|-------------------------------|
| OPP                                                                     | OPP_NOM                      |                               |
| Clocking Rate                                                           | 500 MHz                      |                               |
| Voltage Level                                                           | 1 V                          | 1 V                           |
| Max Current Draw                                                        | 1 A                          | 1 A                           |
| Max Effective Resistance: Power Inductor Segment Total R <sub>eff</sub> | 13 mΩ                        | 11.4mΩ                        |
| Max Loop Inductance                                                     | < 2.5 nH                     | 0.73 - 1.58 nH                |
| Impedance Target                                                        | 54 m $\Omega$ for F < 20 MHz | 28.8 m $\Omega$ for F < 20MHz |

Figure 7-15 shows a PCB layout example and the resulting PI analysis results.



Figure 7-15. vdd\_dspeve Simplified SCH Diagram

SPRS977\_PCB\_CORE



Table 7-8. DCap Scheme

| Vaule [uF]                      | Size                                 | Qty | Capacitance [uF] |  |  |  |  |  |  |
|---------------------------------|--------------------------------------|-----|------------------|--|--|--|--|--|--|
| Cap Type: Automotive GCM series | Cap Type: Automotive GCM series, X7R |     |                  |  |  |  |  |  |  |
| 22                              | 1206                                 | 1   | 22               |  |  |  |  |  |  |
| 4.7                             | 805                                  | 1   | 4.7              |  |  |  |  |  |  |
| 2.2                             | 603                                  | 1   | 2.2              |  |  |  |  |  |  |
| 1                               | 603                                  | 1   | 1                |  |  |  |  |  |  |
| 0.47                            | 603                                  | 1   | 0.47             |  |  |  |  |  |  |
| 0.22                            | 603                                  | 1   | 0.22             |  |  |  |  |  |  |
| 0.1                             | 402                                  | 6   | 0.6              |  |  |  |  |  |  |
| Totals                          |                                      | 12  | 31.19            |  |  |  |  |  |  |

IR Drop: vdd\_dspeve



Figure 7-16. vdd\_dspeve Voltage/IR Drop [All Layers]

Dynamic analysis of this PCB design for the CORE power domain determined the vdd\_dspeve decoupling capacitor loop inductance and impedance vs frequency analysis shown below. As you can see, the loop inductance values ranged from 0.68 –1.79nH and were less than maximum 2.0nH recommended.

Table 7-9. Decoupling Design Detail Summary

| Cap Reference<br>Description | Loop Inductacne at 50MHz [nH] | Footprint Types | PCB Side | Distance to Ball-Field [mils] | Value | Size |
|------------------------------|-------------------------------|-----------------|----------|-------------------------------|-------|------|
| C5101                        | 0.73                          | 2vWEE           | Bottom   | 82                            | 0.1   | 0402 |
| C5100                        | 0.78                          | 2vWEE           | Bottom   | 107                           | 0.1   | 0402 |

Table 7-9. Decoupling Design Detail Summary (continued)

| Cap Reference<br>Description | Loop Inductacne at 50MHz [nH] | Footprint Types | PCB Side | Distance to Ball-Field [mils] | Value | Size |
|------------------------------|-------------------------------|-----------------|----------|-------------------------------|-------|------|
| C5085                        | 0.84                          | 2vWEE           | Bottom   | 35                            | 0.1   | 0402 |
| C5019                        | 1.09                          | 4vWE            | Тор      | 631                           | 0.47  | 0603 |
| C5111                        | 1.09                          | 4vWE            | Bottom   | 681                           | 0.1   | 0402 |
| C5030                        | 1.11                          | 4vWE            | Тор      | 738                           | 4.7   | 0805 |
| C5037                        | 1.11                          | 4vWE            | Тор      | 563                           | 2.2   | 0603 |
| C5018                        | 1.14                          | 4vWE            | Тор      | 681                           | 1     | 0603 |
| C5021                        | 1.17                          | 4vWE            | Тор      | 761                           | 0.22  | 0603 |
| C5026                        | 1.18                          | 4vWE            | Тор      | 792                           | 22    | 1206 |
| C5079                        | 1.32                          | 4vWE            | Bottom   | 542                           | 0.1   | 0402 |
| C5080                        | 1.58                          | 4vWE            | Bottom   | 602                           | 0.1   | 0402 |

<sup>(1)</sup> Distances are wrt "middle of Ball Field", Ref pt between: U5000-M9 to middle of Dcap's power pad unless specifed

Figure 7-17 shows vdd\_dspeve Impedance vs Frequency characteristics.



Figure 7-17. vdd\_dspeve Impedance vs Frequency

SPRS91v\_PCB\_CORE\_08



### 7.4 Single-Ended Interfaces

## 7.4.1 General Routing Guidelines

The following paragraphs detail the routing guidelines that must be observed when routing the various functional LVCMOS interfaces.

- Line spacing:
  - For a line width equal to W, the spacing between two lines must be 2W, at least. This minimizes the crosstalk between switching signals between the different lines. On the PCB, this is not achievable everywhere (for example, when breaking signals out from the device package), but it is recommended to follow this rule as much as possible. When violating this guideline, minimize the length of the traces running parallel to each other (see Figure 7-18).



Figure 7-18. Ground Guard Illustration

- Length matching (unless otherwise specified):
  - For bus or traces at frequencies less than 10 MHz, the trace length matching (maximum length difference between the longest and the shortest lines) must be less than 25 mm.
  - For bus or traces at frequencies greater than 10 MHz, the trace length matching (maximum length difference between the longest and the shortest lines) must be less than 2.5 mm.
- Characteristic impedance
  - Unless otherwise specified, the characteristic impedance for single-ended interfaces is recommended to be between 35- $\Omega$  and 65- $\Omega$ .
- Multiple peripheral support
  - For interfaces where multiple peripherals have to be supported in the star topology, the length of each branch has to be balanced. Before closing the PCB design, it is highly recommended to verify signal integrity based on simulations including actual PCB extraction.

# 7.4.2 QSPI Board Design and Layout Guidelines

The following section details the routing guidelines that must be observed when routing the QSPI interfaces.

## 7.4.2.1 If QSPI is operated in Mode 0 (POL=0, PHA=0):

- The qspi1\_sclk output signal must be looped back into the qspi1\_rtclk input.
- The signal propagation delay from the qspi1\_sclk ball to the QSPI device CLK input pin (A to C) must be approximately equal to the signal propagation delay from the QSPI device CLK pin to the qspi1\_rtclk ball (C to D).
- The signal propagation delay from the QSPI device CLK pin to the qspi1\_rtclk ball (C to D) must be
  approximately equal to the signal propagation delay of the control and data signals between the QSPI
  device and the SoC device (E to F, or F to E).



- The signal propagation delay from the qspi1\_sclk signal to the series terminators (R2 = 10 Ω) near the QSPI device must be < 450pS (~7cm as stripline or ~8cm as microstrip)</li>
- 50 Ω PCB routing is recommended along with series terminations, as shown in Figure 7-19.
- Propagation delays and matching:
  - A to C = C to D = E to F
  - Matching skew: < 60pS</li>
  - A to B < 450pS</li>
  - B to C = as small as possible (<60pS)</li>



Figure 7-19. QSPI Interface High Level Schematic Mode 0 (POL=0, PHA=0)

### **NOTE**

 $^*0$   $\Omega$  resistor (R1), located as close as possible to the qspi1\_sclk pin, is placeholder for finetuning if needed.

## 7.4.2.2 If QSPI is operated in Mode 3 (POL=1, PHA=1):

- The qspi1\_rtclk input can be left unconnected.
- The signal propagation delay from the qspi1\_sclk signal to the QSPI device CLK pin (A to C) must be approximately equal to the signal propagation delay of the control and data signals between the QSPI device and the SoC device (E to F, or F to E).
- The signal propagation delay from the qspi1\_sclk signal to the QSPI device CLK pin (A to C) must be
   450pS (~7cm as stripline or ~8cm as microstrip).
- 50 Ω PCB routing is recommended along with series terminations, as shown in Figure 7-20.



- Propagation delays and matching:
  - A to C = E to F.
  - Matching skew: < 60Ps</li>
  - A to B < 450pS



Figure 7-20. QSPI Interface High Level Schematic Mode 3 (POL=1, PHA=1)

#### NOTE

 $^{\star}0~\Omega$  resistor (R1), located as close as possible to the qspi1\_sclk pin, is placeholder for fine-tuning if needed.

### 7.5 Differential Interfaces

# 7.5.1 General Routing Guidelines

To maximize signal integrity, proper routing techniques for differential signals are important for high-speed designs. The following general routing guidelines describe the routing guidelines for differential lanes and differential signals.

- As much as possible, no other high-frequency signals must be routed in close proximity to the differential pair.
- Must be routed as differential traces on the same layer. The trace width and spacing must be chosen
  to yield the differential impedance value recommended.
- Minimize external components on differential lanes (like external ESD, probe points).
- Through-hole pins are not recommended.
- Differential lanes mustn't cross image planes (ground planes).
- No sharp bend on differential lanes.



- Number of vias on the differential pairs must be minimized, and identical on each line of the differential
  pair. In case of multiple differential lanes in the same interface, all lines should have the same number
  of vias.
- Shielded routing is to be promoted as much as possible (for instance, signals must be routed on internal layers that are inside power and/or ground planes).

# 7.5.2 CSI2 Board Design and Routing Guidelines

The MIPI D-PHY signals include the CSI2 camera serial interfaces to or from the Device.

For more information regarding the MIPI-PHY signals and corresponding balls, see Table 4-8, CSI2 Signal Descriptions.

For more information, you can also see the MIPI D-PHY specification v1-01-00\_r0-03 (specifically the Interconnect and Lane Configuration and Annex B Interconnect Design Guidelines chapters).

In the next section, the PCB guidelines of the following differential interfaces are presented:

CSI2\_0 MIPI CSI-2 at 1.5 Gbps

Table 7-10 lists the MIPI D-PHY interface signals in the Device.

Table 7-10. MIPI D-PHY Interface Signals in the Device

| SIGNAL NAME | BALL | SIGNAL NAME | BALL |
|-------------|------|-------------|------|
| csi2_0_dx0  | A11  | csi2_0_dy0  | B11  |
| csi2_0_dx1  | A12  | csi2_0_dy1  | B12  |
| csi2_0_dx2  | A13  | csi2_0_dy2  | B13  |
| csi2_0_dx3  | A15  | csi2_0_dy3  | B15  |
| csi2_0_dx4  | A16  | csi2_0_dy4  | B16  |

## 7.5.2.1 CSI2\_0 MIPI CSI-2 (1.5 Gbps)

# 7.5.2.1.1 General Guidelines

The general guidelines for the PCB differential lines are:

- Differential trace impedance  $Z_0$  = 100  $\Omega$  (minimum = 85  $\Omega$ , maximum = 115  $\Omega$ )
- Total conductor length from the Device package pins to the peripheral device package pins is 25 to 30 cm with common FR4 PCB and flex materials.

### **NOTE**

Longer interconnect length can be supported at the expense of detailed simulations of the complete link including driver and receiver models.

The general rule of thumb for the space  $S = 2 \times W$  is not designated (see Figure 7-18, Guard Illustration). It is because although the  $S = 2 \times W$  rule is a good rule of thumb, it is not always the best solution. The electrical performance will be checked with the frequency-domain specification. Even though the designer does not follow the  $S = 2 \times W$  rule, the differential lines are ok if the lines satisfy the frequency-domain specification.

Because the MIPI signals are used for low-power, single-ended signaling in addition to their high-speed differential implementation, the pairs must be loosely coupled.

### 7.5.2.1.2 Length Mismatch Guidelines

# 7.5.2.1.2.1 CSI2\_0 MIPI CSI-2 (1.5 Gbps)

The guidelines of the length mismatch for CSI-2 are presented in Table 7-11.



| Table 7-11. Length | Mismatch | Guidelines 1 | for | CSI-2 | (1.5 | Gbr | os) | ) |
|--------------------|----------|--------------|-----|-------|------|-----|-----|---|
|                    |          |              |     |       |      |     |     |   |

| PARAMETER                      | TYPICAL VALUE                                               | UNIT |  |
|--------------------------------|-------------------------------------------------------------|------|--|
| Operating speed                | 1500                                                        | Mbps |  |
| UI (bit time)                  | 667                                                         | ps   |  |
| Intralane skew                 | Have to satisfy mode-conversion S parameters <sup>(1)</sup> |      |  |
| Interlane skew (UI / 50)       | 13.34                                                       | ps   |  |
| PCB lane-to-lane skew (0.1 UI) | 66.7                                                        | ps   |  |

<sup>(1)</sup> sdc12, scd21, scd12, sdc21, scd11, sdc11, scd22, and sdc22

# 7.5.2.1.3 Frequency-domain Specification Guidelines

After the PCB design is finished, the S-parameters of the PCB differential lines will be extracted with a 3D Maxwell Equation Solver such as the high-frequency structure simulator (HFSS) or equivalent, and compared to the frequency-domain specification as defined in the section 7 of the MIPI Alliance Specification for D-PHY Version v1-01-00\_r0-03.

If the PCB lines satisfy the frequency-domain specification, the design is finished. Otherwise, the design needs to be improved.

# 7.6 Clock Routing Guidelines

### 7.6.1 Oscillator Ground Connection

Although the impedance of a ground plane is low it is, of course, not zero. Therefore, any noise current in the ground plane causes a voltage drop in the ground. Figure 7-21 shows the grounding scheme for slow (low frequency) clock generated from the internal oscillator.



Figure 7-21. Grounding Scheme for Low-Frequency Clock

Figure 7-22 shows the grounding scheme for high-frequency clock.





(1)  $j in *_osc = 0 or 1$ 

Figure 7-22. Grounding Scheme for High-Frequency Clock

# 7.7 LPDDR2 Board Design and Layout Guidelines

# 7.7.1 LPDDR2 Board Designs

TI only supports board designs using LPDDR2 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the LPDDR2 memory interface are shown in Table 7-12 and Figure 7-23.

Table 7-12. Switching Characteristics for LPDDR2 Memory Interface

| NO. | NO. PARAMETER          |                                  | MIN  | MAX                 | UNIT |
|-----|------------------------|----------------------------------|------|---------------------|------|
| 1   | t <sub>c(DDR_CK)</sub> | Cycle time, ddr1_ck and ddr1_nck | 7.52 | 3.00 <sup>(1)</sup> | ns   |

(1) The JEDEC JESD209-2F standard defines the maximum clock period of 100 ns for all standard-speed bin LPDDR2 memory. The device has only been tested per the limits published in this table.



Figure 7-23. LPDDR2 Memory Interface Clock Timing

# 7.7.2 LPDDR2 Device Configurations

There is signal device configuration supported, supporting either 32b or 16b data widths. Table 7-13 lists all the supported configuration.

Table 7-13. Supported LPDDR2 Device Combinations

| NUMBER OF LPDDR2<br>DEVICES | LPDDR2 DEVICE WIDTH (BITS) | MIRRORED? | LPDDR2 EMIF WIDTH (BITS) |
|-----------------------------|----------------------------|-----------|--------------------------|
| 1                           | 32 / 16                    | N         | 32 / 16                  |



#### 7.7.3 LPDDR2 Interface

#### 7.7.3.1 LPDDR2 Interface Schematic

Figure 7-24 shows the schematic connections for 32-bit interface with or without ECC using one x32 LPDDR2 device.



SPRS917\_LPDDR2\_0

Figure 7-24. 32-Bit Interface with and without ECC using one x32 LPDDR2 device(1)(3)(4)

- (1) When LPDDR2 memory are used, these signal function as ddr1\_ca[9:0]. For more information, see Table 4-9, EMIF1 Signal Descriptions
- (2) Rca is 10  $\Omega$  resistor and is to be placed near DM50x device.
- (3) The  $R_{DAT}$  is 22  $\Omega$  resistor and is to be placed near DM50x device
- (4) If ECC is required, pins available behind data lane 3 (data would then only use 16bit (lanes 1 and 2))

When not using a part of LPDDR2 interface (using x16 or not using the LPDDR2 interface):

- Connect the vdds\_ddr supply to 1.8 V
- Tie off ddr1\_dqsx (x=0,1,2,3) that are unused to vss via 1 kΩ
- Tie off ddr1\_dqsnx (x=0,1,2,3) that are unused to vdds\_ddr via 1 kΩ
- All other unused pins can be left as NC.



www.ti.com

Note: All the unused DDR ADDR\_CTRL lines used for DDR3 operation should be left as NC.



### 7.7.3.2 Compatible JEDEC LPDDR2 Devices

Table 7-14 shows the supported LPDDR2 device configurations which are compatible with this interface.

Table 7-14. Compatible JEDEC LPDDR2 Devices (Per Interface)

| NO. | PARAMETER                       | CONDITION                                          | MIN        | MAX | UNIT    |
|-----|---------------------------------|----------------------------------------------------|------------|-----|---------|
| 1   | JEDEC LPDDR2 device speed grade | t <sub>c(DDR_CK)</sub> and t <sub>c(DDR_NCK)</sub> | LPDDR2-667 |     |         |
| 2   | JEDEC LPDDR2 device bit width   |                                                    | x16        | x32 | Bits    |
| 3   | JEDEC LPDDR2 device count       |                                                    | 1          | 1   | Devices |

# 7.7.3.3 LPDDR2 PCB Stackup

Table 7-15 shows the minimum stackup requirements. Additional layers may be added to the PCB stackup to accommodate other circuitry, enhance signal integrity and electromagnetic interference performance, or to reduce the size of the PCB footprint.

Table 7-15. Six-Layer PCB Stackup Suggestion

| LAYER | TYPE   | DESCRIPTION           |
|-------|--------|-----------------------|
| 1     | Signal | Top signal routing    |
| 2     | Plane  | Ground                |
| 3     | Signal | Signal routing        |
| 4     | Plane  | Split power plane     |
| 5     | Plane  | Ground                |
| 6     | Signal | Bottom signal routing |

PCB stackup specifications for LPDDR2 interface are listed in Table 7-16.

**Table 7-16. PCB Stackup Specifications** 

| NO. | PARAMETER                                                                           | MIN  | TYP | MAX  | UNIT |
|-----|-------------------------------------------------------------------------------------|------|-----|------|------|
| 1   | PCB routing and plane layers                                                        | 6    |     |      |      |
| 2   | Signal routing layers                                                               | 3    |     |      |      |
| 3   | Full ground reference layers under LPDDR2 routing region <sup>(1)</sup>             | 1    |     |      |      |
| 4   | Full vdds_ddr power reference layers under the LPDDR2 routing region <sup>(1)</sup> | 1    |     |      |      |
| 5   | Number of reference plane cuts allowed within LPDDR2 routing region <sup>(2)</sup>  |      |     | 0    |      |
| 6   | Number of layers between LPDDR2 routing layer and reference plane <sup>(3)</sup>    |      |     | 0    |      |
| 7   | PCB routing feature size                                                            |      | 4   |      | mils |
| 8   | PCB trace width, w                                                                  |      | 4   |      | mils |
| 9   | PCB BGA escape via pad size <sup>(4)</sup>                                          |      | 18  | 20   | mils |
| 10  | PCB BGA escape via hole size                                                        |      | 8   |      | mils |
| 11  | Single-ended impedance, Zo <sup>(5)</sup>                                           |      | 50  | 75   | Ω    |
| 12  | Impedance control <sup>(6)(7)</sup>                                                 | Zo-5 | Zo  | Zo+5 | Ω    |

<sup>(1)</sup> Ground reference layers are preferred over power reference layers. Be sure to include bypass caps to accommodate reference layer return current as the trace routes switch routing layers.

- (5) Zo is the nominal singled-ended impedance selected for the PCB.
- (6) This parameter specifies the AC characteristic impedance tolerance for each segment of a PCB signal trace relative to the chosen Zo defined by the single-ended impedance parameter.
- (7) Tighter impedance control is required to ensure flight time skew is minimal.

<sup>(2)</sup> No traces should cross reference plane cuts within the LPDDR2 routing region. High-speed signal traces crossing reference plane cuts create large return current paths which can lead to excessive crosstalk and EMI radiation.

<sup>(3)</sup> Reference planes are to be directly adjacent to the signal plane to minimize the size of the return current loop.

<sup>(4)</sup> An 18-mil pad assumes Via Channel is the most economical BGA escape. A 20-mil pad may be used if additional layers are available for power routing. An 18-mil pad is required for minimum layer count escape.

#### 7.7.3.4 LPDDR2 Placement

Figure 7-25 shows the placement rules for the device as well as the LPDDR2 memory device. Placement restrictions are provided as a guidance to restrict maximum trace lengths and allow for proper routing space.



Figure 7-25. Placement Specifications

Table 7-17. Placement Specifications<sup>(1)</sup>

| NO. | PARAMETER                                                                   | MIN MAX | UNIT |
|-----|-----------------------------------------------------------------------------|---------|------|
| 1   | X1 Offset <sup>(2)(3)</sup>                                                 | 900     | mils |
| 2   | Y Offset                                                                    | 200     | mils |
| 3   | Clearance from non-LPDDR2 signal to LPDDR2 keepout region <sup>(4)(5)</sup> | 4       | W    |

- (1) LPDDR2 keepout region to encompass entire LPDDR2 routing area.
- (2) Measurements from center of device to center of LPDDR2 device.
- (3) Minimizing X1 and Y improves timing margins.
- (4) w is defined as the signal trace width.
- (5) Non-LPDDR2 signals allowed within LPDDR2 keepout region provided they are separated from LPDDR2 routing layers by a ground plane.

### 7.7.3.5 LPDDR2 Keepout Region

The region of the PCB used for LPDDR2 circuitry must be isolated from other signals. The LPDDR2 keepout region is defined for this purpose and is shown in Figure 7-26. This region should encompass all LPDDR2 circuitry and the region size varies with component placement and LPDDR2 routing. Non-LPDDR2 signals should not be routed on the same signal layer as LPDDR2 signals within the LPDDR2 keepout region. Non-LPDDR2 signals may be routed in the region provided they are routed on layers separated from LPDDR2 signal layers by a ground layer. No breaks should be allowed in the reference ground or vdds\_ddr power plane in this region. In addition, the vdds\_ddr power plane should cover the entire keepout region.



Figure 7-26. LPDDR2 Keepout Region



#### 7.7.3.6 LPDDR2 Net Classes

Table 7-18. Clock Net Class Definitions for the LPDDR2 Interface

| CLOCK NET CLASS | PIN NAMES                |
|-----------------|--------------------------|
| CK              | ddr1_ck and ddr1_nck     |
| DQS0            | ddr1_dqs0 and ddr1_dqsn0 |
| DQS1            | ddr1_dqs1 and ddr1_dqsn1 |
| DQS2            | ddr1_dqs2 and ddr1_dqsn2 |
| DQS3            | ddr1_dqs3 and ddr1_dqsn3 |

Table 7-19. Signal Net Class and Associated Clock Net Class for LPDDR2 Interface

| SIGNAL NET CLASS | ASSOCIATED CLOCK<br>NET CLASS | BALL NAMES                                                                                              |
|------------------|-------------------------------|---------------------------------------------------------------------------------------------------------|
| ADDR_CTRL        | СК                            | ddr1_ba[2:0], ddr1_csn0, ddr1_cke0, ddr1_rasn, ddr1_casn, ddr1_wen, ddr1_a1, ddr1_a2, dr1_a10, ddr1_a13 |
| DQ0              | DQS0                          | ddr1_d[7:0], ddr1_dqm0, ddr1_dqs0, ddr1_dqsn0 <sup>(1)</sup>                                            |
| DQ1              | DQS1                          | ddr1_d[15:8], ddr1_dqm1, ddr1_dqs1, ddr1_dqsn1 (1)                                                      |
| DQ2              | DQS2                          | ddr1_d[23:16], ddr1_dqm2, ddr1_dqs2, ddr1_dqsn2 <sup>(1)</sup>                                          |
| DQ3              | DQS3                          | ddr1_d[31:24], ddr1_dqm3, ddr1_dqs3, ddr1_dqsn3 <sup>(1)</sup>                                          |

<sup>(1)</sup> DQ data class includes DQS/N pins

# 7.7.3.7 LPDDR2 Signal Termination

On-device termination (ODT) is available for DQ[3:0] signal net classes, but is not specifically required for normal operation. System designers may evaluate the need for additional series termination if required based on signal integrity, EMI and overshoot/undershoot reduction.

On board series termination is recommended for all ADDR\_CTRL and CK class signals. It is recommended a resistor with value of 10  $\Omega$  to be placed close to the DM50x source pin (within 350 mils).

On board series termination is recommended for all DQx and DQSx class signals. It is recommended a resistor with value of 22  $\Omega$  to be placed close to the DM50x source pin (within 500 mils).

# 7.7.3.8 LPDDR2 DDR\_VREF Routing

DDR\_VREF is the reference voltage for the input buffers on the LPDDR2 memory. DDR\_VREF is intended to be half the LPDDR2 power supply voltage and is typically generated with a voltage divider connected to the VDDS\_DDR power supply. It should be routed as a nominal 20-mil wide trace with 0.1-µF bypass capacitors near each device connection. Narrowing of DDR\_VREF is allowed to accommodate routing congestion.

# 7.7.4 Routing Specification

# 7.7.4.1 DQS[x] and DQ[x] Routing Specification

DQS[x] lines are point-to-point differential and DQ[x] lines are point-to-point single ended. Figure 7-27 and Figure 7-28 represent the supported topologies. Figure 7-29 and Figure 7-30 show the DQS[x] and DQ[x] routing. Figure 7-31 shows the DQLM for the LPDDR2 interface.





x = 0, 1, 2, 3

Figure 7-27. DQS[x] Topology



x = 0, 1, 2, 3

Figure 7-28. DQ[x] Topology



x = 0, 1, 2, 3

Figure 7-29. DQS[x] Routing



x = 0, 1, 2, 3

Figure 7-30. DQ[x] Routing





There are four DQLMs, one for each data byte, in a 32-bit interface and two DQLMs, one for each data byte, in a 16-bit interface. Each DQLM is the longest Manhattan distance of the byte.

Figure 7-31. DQLM for LPDDR2 Interface

Trace routing specifications for the DQ[x] and the DQS[x] are specified in Table 7-20.

Table 7-20. DQS[x] and DQ[x] Routing Specification<sup>(1)(2)</sup>

| NO. | PARAMETER                                                                | MIN | TYP MAX | UNIT |
|-----|--------------------------------------------------------------------------|-----|---------|------|
| 1   | DQ0 nominal length <sup>(3)(4)</sup>                                     |     | DQLM0   | mils |
| 2   | DQ1 nominal length <sup>(3)(5)</sup>                                     |     | DQLM1   | mils |
| 3   | DQ2 nominal length <sup>(3)(6)</sup>                                     |     | DQLM2   | mils |
| 4   | DQ3 nominal length <sup>(3)(7)</sup>                                     |     | DQLM3   | mils |
| 5   | 5 DQ[x] skew <sup>(8)</sup>                                              |     | 10      | ps   |
| 6   | DQS[x] skew                                                              |     | 5       | ps   |
| 7   | Via count per each trace in DQ[x], DQS[x]                                |     | 2       |      |
| 8   | 8 Via count difference across a given DQ[x], DQS[x]                      |     | 0       |      |
| 9   | DQS[x]-to-DQ[x] skew <sup>(8)(9)</sup>                                   |     | 10      | ps   |
| 10  | Center-to-center DQ[x] to other LPDDR2 trace spacing <sup>(10)(11)</sup> | 4   |         | w    |
| 11  | Center-to-center DQ[x] to other DQ[x] trace spacing <sup>(10)(12)</sup>  | 3   |         | W    |
| 12  | DQS[x] center-to-center spacing <sup>(13)</sup>                          |     |         |      |
| 13  | DQS[x] center-to-center spacing to other net <sup>(10)</sup>             | 4   |         | W    |

- DQS[x] represents the DQS0, DQS1, DQS2, DQS3 clock net classes, and DQ[x] represents the DQ0, DQ1, DQ2, DQ3 signal net classes.
- (2) External termination disallowed. Data termination should use built-in ODT functionality.
- (3) DQLMn is the longest Manhattan distance of a byte.
- (4) DQLM0 is the longest Manhattan length for the DQ0 net class.
- (5) DQLM1 is the longest Manhattan length for the DQ1 net class.
- (6) DQLM2 is the longest Manhattan length for the DQ2 net class.
- (7) DQLM3 is the longest Manhattan length for the DQ3 net class.
- (8) Length matching is only done within a byte. Length matching across bytes is not required.
- (9) Each DQS clock net class is length matched to its associated DQ signal net class.
- (10) Center-to-center spacing is allowed to fall to minimum for up to 1000 mils of routed length.
- (11) Other LPDDR2 trace spacing means signals that are not part of the same DQ[x] signal net class.
- (12) This applies to spacing within same DQ[x] signal net class.
- (13) DQS[x] pair spacing is set to ensure proper differential impedance. Differential impedance should be Zo x 2, where Zo is the single-ended impedance.

SPRS917 LPDDR2 11

# 7.7.4.2 CK and ADDR\_CTRL Routing Specification

CK signals are routed as point-to-point differential, and ADDR\_CTRL signals are routed as point-to-point single ended. The supported topology for CK and ADDR\_CTRL are shown in Figure 7-32 through Figure 7-35. Note that ADDR\_CTRL are routed very similar to DQ and CK is routed very similar to DQS.



Figure 7-32. CK Signals Topology



Figure 7-33. ADDR\_CTRL Signals Topology



Figure 7-34. CK Signals Routing



Figure 7-35. ADDR\_CTRL Signals Routing





CACLM is the longest Manhattan distance of the CK/ADDR\_CTRL signal class.

Figure 7-36. CACLM for LPDDR2 Interface

Trace routing specifications for the CK and the ADD\_CTRL are specified in Table 7-21.

Table 7-21. CK and ADDR\_CTRL Routing Specification

| NO. | PARAMETER                                                                  | MIN | TYP MAX | UNIT |
|-----|----------------------------------------------------------------------------|-----|---------|------|
| 1   | CK and ADDR_CTRL nominal trace length <sup>(1)</sup>                       |     | CACLM   | mils |
| 2   | ADDR_CTRL skew                                                             |     | 20      | ps   |
| 3   | CK skew                                                                    |     | 5       | ps   |
| 4   | Via count per each trace ADDR_CTRL, CK                                     |     | 2       |      |
| 5   | Via count difference across ADDR_CTRL, CK                                  |     | 0       |      |
| 6   | ADDR_CTRL-to-CK skew                                                       |     | 20      | ps   |
| 7   | Center-to-center ADDR_CTRL to other LPDDR2 trace spacing <sup>(2)(3)</sup> | 4   |         | W    |
| 8   | Center-to-center ADDR_CTRL to other ADDR_CTRL trace spacing <sup>(2)</sup> | 3   |         | W    |
| 9   | CK center-to-center spacing <sup>(4)</sup>                                 |     |         |      |
| 10  | CK center-to-center spacing to other net <sup>(2)</sup>                    | 4   |         | W    |

<sup>(1)</sup> CACLM is the longest Manhattan distance of ADDR\_CTRL and CK.

- (2) Center-to-center spacing is allowed to fall to minimum for up to 1000 mils of routed length.
- (3) Other LPDDR2 trace spacing means signals that are not part of the same CK, ADDR\_CTRL signal net class.
- (4) CK pair spacing is set to ensure proper differential impedance. Differential impedance should be Zo x 2, where Zo is the single ended impedance.

## 7.8 DDR2 Board Design and Layout Guidelines

# 7.8.1 DDR2 General Board Layout Guidelines

To help ensure good signaling performance, consider the following board design guidelines:

- Avoid crossing splits in the power plane.
- Minimize Vref noise.
- Use the widest trace that is practical between decoupling capacitors and memory module.
- · Maintain a single reference.
- Minimize ISI by keeping impedances matched.
- Minimize crosstalk by isolating sensitive bits, such as strobes, and avoiding return path discontinuities.
- Use proper low-pass filtering on the Vref pins.
- Keep the stub length as short as possible.
- Add additional spacing for on-clock and strobe nets to eliminate crosstalk.



- Maintain a common ground reference for all bypass and decoupling capacitors.
- Take into account the differences in propagation delays between microstrip and stripline nets when evaluating timing constraints.

# 7.8.2 DDR2 Board Design and Layout Guidelines

### 7.8.2.1 Board Designs

TI only supports board designs that follow the guidelines outlined in this document. The switching characteristics and the timing diagram for the DDR2 memory controller are shown in Table 7-22 and Figure 7-37.

Table 7-22. Switching Characteristics Over Recommended Operating Conditions for DDR2 Memory Controller

| NO.   | PARAMETE<br>R           | DESCRIPTION         | MIN | MAX | UNIT |
|-------|-------------------------|---------------------|-----|-----|------|
| DDR21 | t <sub>c(DDR_CLK)</sub> | Cycle time, DDR_CLK | 2.5 | 8   | ns   |



Figure 7-37. DDR2 Memory Controller Clock Timing

#### 7.8.2.2 DDR2 Interface

This section provides the timing specification for the DDR2 interface as a PCB design and manufacturing specification. The design rules constrain PCB trace length, PCB trace skew, signal integrity, cross-talk, and signal timing. These rules, when followed, result in a reliable DDR2 memory system without the need for a complex timing closure process. For more information regarding the guidelines for using this DDR2 specification, see the *Understanding TI's PCB Routing Rule-Based DDR Timing Specification* Application Report (Literature Number: SPRAAVO).

#### 7.8.2.2.1 DDR2 Interface Schematic

Figure 7-38 shows the DDR2 interface schematic for a x32 DDR2 memory system. In Figure 7-39 the x16 DDR2 system schematic is identical except that the high-word DDR2 device is deleted.

When not using all or part of a DDR2 interface, the proper method of handling the unused pins is to tie off the  $ddrx\_dqsi$  pins to ground via a  $1k-\Omega$  resistor and to tie off the  $ddrx\_dqsni$  pins to the corresponding  $vdds\_ddrx$  supply via a  $1k-\Omega$  resistor. This needs to be done for each byte not used. The  $vdds\_ddrx$  and  $vdrx\_vref0$  power supply pins need to be connected to their respective power supplies even if DDRx is not being used. All other DDR interface pins can be left unconnected. Note that the supported modes for use of the DDR EMIF are 32-bits wide, 16-bits wide, or not used.





PCB\_DDR2\_1

- A. vdds\_ddrx is the power supply for the DDR2 memories and the Device DDR2 interface.
- B. One of these capacitors can be eliminated if the divider and its capacitors are placed near a VREF pin.

Figure 7-38. 32-Bit DDR2 High-Level Schematic



PCB\_DDR2\_2

- A. vdds\_ddrx is the power supply for the DDR2 memories and the Device DDR2 interface.
- B. One of these capacitors can be eliminated if the divider and its capacitors are placed near a VREF pin.

Figure 7-39. 16-Bit DDR2 High-Level Schematic



### 7.8.2.2.2 Compatible JEDEC DDR2 Devices

Table 7-23 shows the parameters of the JEDEC DDR2 devices that are compatible with this interface. Generally, the DDR2 interface is compatible with x16/x32 DDR2-800 speed grade DDR2 devices.

Table 7-23. Compatible JEDEC DDR2 Devices (Per Interface)

| NO.  | PARAMETER                                    | MIN      | MAX | UNIT    |
|------|----------------------------------------------|----------|-----|---------|
| CJ21 | JEDEC DDR2 device speed grade <sup>(1)</sup> | DDR2-800 |     |         |
| CJ22 | JEDEC DDR2 device bit width                  | x16      | x32 | Bits    |
| CJ23 | JEDEC DDR2 device count <sup>(2)</sup>       | 1        | 1   | Devices |

<sup>(1)</sup> Higher DDR2 speed grades are supported due to inherent JEDEC DDR2 backwards compatibility.

### 7.8.2.2.3 PCB Stackup

The minimum stackup required for routing the Device is a six-layer stackup as shown in Table 7-24. Additional layers may be added to the PCB stackup to accommodate other circuitry or to reduce the size of the PCB footprint.

Table 7-24. Minimum PCB Stackup

| LAYER | TYPE   | DESCRIPTION      |
|-------|--------|------------------|
| 1     | Signal | External Routing |
| 2     | Plane  | Ground           |
| 3     | Plane  | Power            |
| 4     | Signal | Internal routing |
| 5     | Plane  | Ground           |
| 6     | Signal | External Routing |

<sup>(2)</sup> One DDR2 device is used for a 16-bit DDR2 and 32-bit DDR2 memory system.



Complete stackup specifications are provided in Table 7-25.

### **Table 7-25. PCB Stackup Specifications**

| NO.   | PARAMETER                                                                          | MIN | TYP | MAX | UNIT |
|-------|------------------------------------------------------------------------------------|-----|-----|-----|------|
| PS21  | PCB routing/plane layers                                                           | 6   |     |     |      |
| PS22  | Signal routing layers                                                              | 3   |     |     |      |
| PS23  | Full ground reference layers under DDR2 routing region <sup>(1)</sup>              | 1   |     |     |      |
| PS24  | Full vdds_ddrx power reference layers under the DDR2 routing region <sup>(1)</sup> | 1   |     |     |      |
| PS25  | Number of reference plane cuts allowed within DDR routing region <sup>(2)</sup>    |     |     | 0   |      |
| PS26  | Number of layers between DDR2 routing layer and reference plane <sup>(3)</sup>     |     |     | 0   |      |
| PS27  | PCB routing feature size                                                           |     | 4   |     | Mils |
| PS28  | PCB trace width, w                                                                 |     | 4   |     | Mils |
| PS29  | Single-ended impedance, Zo                                                         | 50  |     | 75  | Ω    |
| PS210 | Impedance control <sup>(4)</sup>                                                   | Z-5 | Z   | Z+5 | Ω    |

<sup>(1)</sup> Ground reference layers are preferred over power reference layers. Be sure to include bypass caps to accommodate reference layer return current as the trace routes switch routing layers. A full ground reference layer should be placed adjacent to each DDR routing layer in PCB stack up.

<sup>(2)</sup> No traces should cross reference plane cuts within the DDR routing region. High-speed signal traces crossing reference plane cuts create large return current paths which can lead to excessive crosstalk and EMI radiation.

<sup>(3)</sup> Reference planes are to be directly adjacent to the signal plane to minimize the size of the return current loop.

<sup>(4)</sup> Z is the nominal singled-ended impedance selected for the PCB specified by PS29.



### 7.8.2.2.4 Placement

Figure 7-40 shows the required placement for the Device as well as the DDR2 devices. The dimensions for this figure are defined in Table 7-26. The placement does not restrict the side of the PCB on which the devices are mounted. The ultimate purpose of the placement is to limit the maximum trace lengths and allow for proper routing space. For a 16-bit DDR memory system, the high-word DDR2 device is omitted from the placement.



PCB\_DDR2\_3

Figure 7-40. Device and DDR2 Device Placement

**Table 7-26. Placement Specifications DDR2** 

| NO.   | PARAMETER                                                     | MIN | MAX  | UNIT |
|-------|---------------------------------------------------------------|-----|------|------|
| KOD21 | X1                                                            |     | 1100 | Mils |
| KOD22 | Y1                                                            |     | 500  | Mils |
| KOD24 | DDR2 keepout region <sup>(1)</sup>                            |     |      |      |
| KOD25 | Clearance from non-DDR2 signal to DDR2 keepout region (2) (3) | 4   |      | W    |

- (1) DDR2 keepout region to encompass entire DDR2 routing area.
- (2) Non-DDR2 signals allowed within DDR2 keepout region provided they are separated from DDR2 routing layers by a ground plane.
- (3) If a device has more than one DDR controller, the signals from the other controller(s) are considered non-DDR2 and should be separated by this specification.

### 7.8.2.2.5 DDR2 Keepout Region

The region of the PCB used for the DDR2 circuitry must be isolated from other signals. The DDR2 keepout region is defined for this purpose and is shown in Figure 7-41. The size of this region varies with the placement and DDR routing. Additional clearances required for the keepout region are shown in Table 7-26.

The region shown in Table 7-26 should encompass all the DDR2 circuitry and varies depending on placement. Non-DDR2 signals should not be routed on the DDR signal layers within the DDR2 keepout region. Non-DDR2 signals may be routed in the region, provided they are routed on layers separated from DDR2 signal layers by a ground layer. No breaks should be allowed in the reference ground layers in this region. In addition, the vdds\_ddrx power plane should cover the entire keepout region. Routes for the two DDR interfaces must be separated by at least 4x; the more separation, the better.



PCB\_DDR2\_4

Figure 7-41. DDR2 Keepout Region

### 7.8.2.2.6 Bulk Bypass Capacitors

Bulk bypass capacitors are required for moderate speed bypassing of the DDR2 and other circuitry. Table 7-27 contains the minimum numbers and capacitance required for the bulk bypass capacitors. Note that this table only covers the bypass needs of the DDR2 interfaces and DDR2 device. Additional bulk bypass capacitance may be needed for other circuitry.

Table 7-27. Bulk Bypass Capacitors

| NO.  | PARAMETER                                                   | MIN | TYP | MAX | UNIT    |
|------|-------------------------------------------------------------|-----|-----|-----|---------|
| BC21 | vdds_ddrx bulk bypass capacitor (≥1µF) count <sup>(1)</sup> |     | 10  |     | Devices |
| BC22 | vdds_ddrx bulk bypass total capacitance                     |     | 50  |     | μF      |

<sup>(1)</sup> These devices should be placed near the devices they are bypassing, but preference should be given to the placement of the high-speed (HS) bypass capacitors and DDR2 signal routing.

# 7.8.2.2.7 High-Speed Bypass Capacitors

TI recommends that a PDN/power integrity analysis is performed to ensure that capacitor selection and placement is optimal for a given implementation. This section provides guidelines that can serve as a good starting point.



High-speed (HS) bypass capacitors are critical for proper DDR2 interface operation. It is particularly important to minimize the parasitic series inductance of the HS bypass capacitors, processor/DDR power, and processor/DDR ground connections. Table 7-28 contains the specification for the HS bypass capacitors as well as for the power connections on the PCB. Generally speaking, it is good to:

- 1. Fit as many HS bypass capacitors as possible.
- 2. HS bypass capacitor value is < 1μF
- 3. Minimize the distance from the bypass cap to the pins/balls being bypassed.
- 4. Use the smallest physical sized capacitors possible with the highest capacitance readily available.
- 5. Connect the bypass capacitor pads to their vias using the widest traces possible and using the largest hole size via possible.
- 6. Minimize via sharing. Note the limites on via sharing shown in Table 7-28.

# Table 7-28. High-Speed Bypass Capacitors

| NO.   | PARAMETER                                                                                     | MIN  | TYP                | MAX                 | UNIT    |
|-------|-----------------------------------------------------------------------------------------------|------|--------------------|---------------------|---------|
| HS21  | HS bypass capacitor package size <sup>(1)</sup>                                               |      | 0201               | 0402                | 10 Mils |
| HS22  | Distance, HS bypass capacitor to processor being bypassed <sup>(2)(3)(4)</sup>                |      |                    | 400 <sup>(12)</sup> | Mils    |
| HS23  | Processor HS bypass capacitor count (12)                                                      |      | 12 <sup>(11)</sup> |                     | Devices |
| HS24  | Processor HS bypass capacitor total capacitance per vdds_ddrx rail (12)                       |      | 3.4                |                     | μF      |
| HS25  | Number of connection vias for each device power/ground ball per vdds_ddrx rail <sup>(5)</sup> | 1    |                    |                     | Vias    |
| HS26  | Trace length from device power/ground ball to connection via <sup>(2)</sup>                   |      | 35                 | 70                  | Mils    |
| HS27  | Distance, HS bypass capacitor to DDR device being bypassed <sup>(6)</sup>                     |      |                    | 150                 | Mils    |
| HS28  | Number of connection vias for each HS capacitor <sup>(8)(9)</sup>                             |      | 4 (14)             |                     | Vias    |
| HS29  | DDR2 device HS bypass capacitor count <sup>(7)</sup>                                          |      | 12 <sup>(13)</sup> |                     | Devices |
| HS210 | DDR2 device HS bypass capacitor total capacitance <sup>(7)</sup>                              | 0.85 |                    |                     | μF      |
| HS211 | Trace length from bypass capacitor connect to connection via <sup>(2)(9)</sup>                |      | 35                 | 100                 | Mils    |
| HS212 | Number of connection vias for each DDR2 device power/ground ball <sup>(10)</sup>              | 1    |                    |                     | Vias    |
| HS213 | Trace length from DDR2 device power/ground ball to connection via <sup>(2)(8)</sup>           |      | 35                 | 60                  | Mils    |

- (1) LxW, 10-mil units, that is, a 0402 is a 40x20-mil surface-mount capacitor.
- (2) Closer/shorter is better.
- (3) Measured from the nearest processor power/ground ball to the center of the capacitor package.
- (4) Three of these capacitors should be located underneath the processor, between the cluster of vdds\_ddrx balls and ground balls, between the DDR interfaces on the package.
- (5) See the Via Channel™ escape for the processor package.
- (6) Measured from the DDR2 device power/ground ball to the center of the capacitor package.
- (7) Per DDR2 device.
- (8) An additional HS bypass capacitor can share the connection vias only if it is mounted on the opposite side of the board. No sharing of vias is permitted on the same side of the board.
- (9) An HS bypass capacitor may share a via with a DDR device mounted on the same side of the PCB. A wide trace should be used for the connection and the length from the capacitor pad to the DDR device pad should be less than 150 mils.
- (10) Up to a total of two pairs of DDR power/ground balls may share a via.
- (11) The capacitor recommendations in this data manual reflect only the needs of this processor. Please see the memory vendor's guidelines for determining the appropriate decoupling capacitor arrangement for the memory device itself.
- (12) For more information, see Section 7.3, Core Power Domains
- (13) For more information refer to DDR2 specification.
- (14) Preferred configuration is 4 vias: 2 to power and 2 to ground.

### 7.8.2.2.8 Net Classes

Table 7-29 lists the clock net classes for the DDR2 interface. Table 7-30 lists the signal net classes, and associated clock net classes, for the signals in the DDR2 interface. These net classes are used for the termination and routing rules that follow.

**Table 7-29. Clock Net Class Definitions** 

| CLOCK NET CLASS     | PIN NAMES              |
|---------------------|------------------------|
| CK                  | ddrx_ck / ddrx_nck     |
| DQS0                | ddrx_dqs0 / ddrx_dqsn0 |
| DQS1                | ddrx_dqs1 / ddrx_dqsn1 |
| DQS2 <sup>(1)</sup> | ddrx_dqs2 / ddrx_dqsn2 |
| DQS3 <sup>(1)</sup> | ddrx_dqs3 / ddrx_dqsn3 |

(1) Only used on 32-bit wide DDR2 memory systems.

Table 7-30. Signal Net Class Definitions

| SIGNAL NET CLASS   | ASSOCIATED CLOCK<br>NET CLASS | PIN NAMES                                                                                  |
|--------------------|-------------------------------|--------------------------------------------------------------------------------------------|
| ADDR_CTRL          | СК                            | ddrx_ba[2:0], ddrx_a[14:0], ddrx_csnj, ddrx_casn, ddrx_rasn, ddrx_wen, ddrx_cke, ddrx_odti |
| DQ0                | DQS0                          | ddrx_d[7:0], ddrx_dqm0                                                                     |
| DQ1                | DQS1                          | ddrx_d[15:8], ddrx_dqm1                                                                    |
| DQ2 <sup>(1)</sup> | DQS2                          | ddrx_d[23:16], ddrx_dqm2                                                                   |
| DQ3 <sup>(1)</sup> | DQS3                          | ddrx_d[31:24], ddrx_dqm3                                                                   |

<sup>(1)</sup> Only used on 32-bit wide DDR2 memory systems.

### 7.8.2.2.9 DDR2 Signal Termination

Signal terminators are NOT required in CK, ADDR\_CTRL, and DATA net classes. Serial terminators may be used to reduce EMI risk; however, serial terminations are the only type permitted. ODTs are integrated on the data byte net classes. They should be enabled to ensure signal integrity. Table 7-31 shows the specifications for the series terminators.

Table 7-31. DDR2 Signal Terminations

| NO.  | PARAMETER                                     | MIN | TYP | MAX | UNIT |
|------|-----------------------------------------------|-----|-----|-----|------|
| ST21 | CK net class <sup>(1)(2)</sup>                | 0   |     | 10  | Ω    |
| ST22 | ADDR_CTRL net class <sup>(1)</sup> (2)(3)(4)  | 0   |     | Zo  | Ω    |
| ST23 | Data byte net classes (DQS0-DQS3, DQ0-DQ3)(5) | 0   |     | Zo  | Ω    |

- (1) Only series termination is permitted, parallel or SST specifically disallowed on board.
- (2) Only required for EMI reduction.
- (3) Terminator values larger than typical only recommended to address EMI issues.
- (4) Termination value should be uniform across net class.
- (5) No external terminations allowed for data byte net classes ODT is to be used.

# 7.8.2.2.10 VREF Routing

VREF (ddrx\_vref0) is used as a reference by the input buffers of the DDR2 memories. VREF is intended to be half the DDR2 power supply voltage and should be created using a resistive divider as shown in Figure 7-39. Other methods of creating VREF are not recommended. Figure 7-42 shows the layout guidelines for VREF.





Figure 7-42. VREF Routing and Topology

# 7.8.2.3 DDR2 CK and ADDR\_CTRL Routing

Figure 7-43 shows the topology of the routing for the CK and ADDR\_CTRL net classes. The route is a point to point connection with required skew matching.



Figure 7-43. CK and ADDR\_CTRL Routing and Topology

Table 7-32. CK and ADDR\_CTRL Routing Specification

| NO.   | PARAMETER                                                             | MIN | MAX | UNIT |
|-------|-----------------------------------------------------------------------|-----|-----|------|
| RSC21 | RSC21 Center-to-center ddrx_ck - ddrx_nck spacing                     |     | 2w  |      |
| RSC22 | ddrx_ck / ddrx_nck skew                                               |     | 5   | ps   |
| RSC25 | RSC25 Center-to-center CK to other DDR2 trace spacing <sup>(2)</sup>  |     |     |      |
| RSC26 | RSC26 CK/ADDR_CTRL trace length <sup>(3)</sup>                        |     | 680 | ps   |
| RSC27 | RSC27 ADDR_CTRL-to-CK skew mismatch                                   |     | 25  | ps   |
| RSC28 | RSC28 ADDR_CTRL-to-ADDR_CTRL skew mismatch                            |     | 25  | ps   |
| RSC29 | Center-to-center ADDR_CTRL to other DDR2 trace spacing <sup>(2)</sup> | 4w  |     |      |

Table 7-32. CK and ADDR\_CTRL Routing Specification (continued)

| NO.    | PARAMETER                                                                  | MIN | MAX | UNIT |
|--------|----------------------------------------------------------------------------|-----|-----|------|
| RSC210 | Center-to-center ADDR_CTRL to other ADDR_CTRL trace spacing <sup>(2)</sup> | 3w  |     |      |

- (1) Series terminator, if used, should be located closest to the Device.
- (2) Center-to-center spacing is allowed to fall to minimum 2w for up to 500 mils of routed length to accommodate BGA escape and routing congestion.
- (3) This is the longest routing length of the CK and ADDR\_CTRL net classes.

Figure 7-44 shows the topology and routing for the DQS and DQ net classes; the routes are point to point. Skew matching across bytes is not needed nor recommended. The termination resistor should be placed near the processor.



Figure 7-44. DQS and DQ Routing and Topology

Table 7-33. DQS and DQ Routing Specification

| NO.     | PARAMETER                                                          | MIN | MAX | UNIT |
|---------|--------------------------------------------------------------------|-----|-----|------|
| RSDQ21  | Center-to-center DQS-DQSn spacing in E0 E1 E2 E3                   | 2w  |     |      |
| RSDQ22  | DQS-DQSn skew in E0 E1 E2 E3                                       |     | 5   | ps   |
| RSDQ23  | Center-to-center DQS to other DDR2 trace spacing <sup>(1)</sup>    | 4w  |     |      |
| RSDQ24  | DQS/DQ trace length (2)(3)(4)                                      |     | 325 | ps   |
| RSDQ25  | DQ-to-DQS skew mismatch <sup>(2)(3)(4)</sup>                       |     | 10  | ps   |
| RSDQ26  | DQ-to-DQ skew mismatch <sup>(2)(3)(4)</sup>                        |     | 10  | ps   |
| RSDQ27  | DQ-to-DQ/DQS via count mismatch <sup>(2)(3)(4)</sup>               |     | 1   | Vias |
| RSDQ28  | Center-to-center DQ to other DDR2 trace spacing <sup>(1)(5)</sup>  | 4w  |     |      |
| RSDQ29  | Center-to-center DQ to other DQ trace spacing <sup>(1)(6)(7)</sup> | 3w  |     |      |
| RSDQ210 | DQ/DQS E skew mismatch <sup>(2)(3)(4)</sup>                        |     | 25  | ps   |

- (1) Center-to-center spacing is allowed to fall to minimum 2w for up to 500 mils of routed length to accommodate BGA escape and routing
- (2) A 16-bit DDR memory system has two sets of data net classes; one for data byte 0, and one for data byte 1, each with an associated DQS (2 DQSs) per DDR EMIF used.
- (3) A 32-bit DDR memory system has four sets of data net classes; one each for data bytes 0 through 3, and each associated with a DQS (4 DQSs) per DDR EMIF used.
- (4) There is no need, and it is not recommended, to skew match across data bytes; that is, from DQS0 and data byte 0 to DQS1 and data byte1.
- (5) DQs from other DQS domains are considered other DDR2 trace.
- (6) DQs from other data bytes are considered other DDR2 trace.
- (7) This is the longest routing distance of each of the DQS and DQ net classes.

#### 7.9 DDR3 Board Design and Layout Guidelines



# 7.9.1 DDR3 General Board Layout Guidelines

To help ensure good signaling performance, consider the following board design guidelines:

- Avoid crossing splits in the power plane.
- Use the widest trace that is practical between decoupling capacitors and memory module.
- · Maintain a single reference
- Minimize ISI by keeping impedances matched.
- Minimize crosstalk by isolating sensitive bits, such as strobes, and avoiding return path discontinuities.
- Keep the stub length as short as possible.
- Add additional spacing for on-clock and strobe nets to eliminate crosstalk.
- Maintain a common ground reference for all bypass and decoupling capacitors.
- Take into account the differences in propagation delays between microstrip and stripline nets when evaluating timing constraints.

# 7.9.2 DDR3 Board Design and Layout Guidelines

# 7.9.2.1 Board Designs

TI only supports board designs using DDR3 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the DDR3 memory controller are shown in Table 7-34 and Figure 7-45.

Table 7-34. Switching Characteristics Over Recommended Operating Conditions for DDR3 Memory Controller

| NO. | D. PARAMETER            |                     | MIN   | MAX                | UNIT |
|-----|-------------------------|---------------------|-------|--------------------|------|
| 1   | t <sub>c(DDR_CLK)</sub> | Cycle time, DDR_CLK | 1.875 | 2.5 <sup>(1)</sup> | ns   |

(1) This is the absolute maximum the clock period can be. Actual maximum clock period may be limited by DDR3 speed grade and operating frequency (see the DDR3 memory device data sheet).



Figure 7-45. DDR3 Memory Controller Clock Timing

### 7.9.2.2 DDR3 Device Combinations

There are several possible combinations of device counts and single- or dual-side mounting, Table 7-35 summarizes the supported device configurations.

Table 7-35. Supported DDR3 Device Combinations

| NUMBER OF DDR3<br>DEVICES | DDR3 DEVICE WIDTH (BITS) | ECC DEVICE WIDTH (BITS) | MIRRORED?        | DDR3 EMIF WIDTH<br>(BITS) |
|---------------------------|--------------------------|-------------------------|------------------|---------------------------|
| 1                         | 1x16                     | -                       | N                | 16                        |
| 2                         | 2x8                      | -                       | Y <sup>(1)</sup> | 16                        |
| 2                         | 2x16                     | -                       | N                | 32                        |
| 2                         | 2x16                     | -                       | Y <sup>(1)</sup> | 32                        |
| 2                         | 1x16                     | 1x8                     | N                | 16                        |
| 3                         | 2x8                      | 1x8                     | N                | 16                        |
| 3                         | 2x16                     | 1x8                     | N                | 32                        |



(1) Two DDR3 devices are mirrored when one device is placed on the top of the board and the second device is placed on the bottom of the board.

### 7.9.2.3 DDR3 Interface Schematic

### 7.9.2.3.1 32-Bit DDR3 Interface

The DDR3 interface schematic varies, depending upon the width of the DDR3 devices used and the width of the bus used (16 or 32 bits). General connectivity is straightforward and very similar. 16-bit DDR devices look like two 8-bit devices. Figure 7-46 and show the schematic connections for 32-bit interfaces using x16 devices.

### 7.9.2.3.2 16-Bit DDR3 Interface

Note that the 16-bit wide interface schematic is practically identical to the 32-bit interface (see Figure 7-46); only the high-word DDR memories are removed and the unused DQS inputs are tied off.

When not using all or part of a DDR interface, the proper method of handling the unused pins is to tie off the  $ddrx\_dqsi$  pins to ground via a  $1k-\Omega$  resistor and to tie off the  $ddrx\_dqsni$  pins to the corresponding  $vdds\_ddrx$  supply via a  $1k-\Omega$  resistor. This needs to be done for each byte not used. Although these signals have internal pullups and pulldowns, external pullups and pulldowns provide additional protection against external electrical noise causing activity on the signals.

The vdds\_ddr and vdds18v\_ddrx power supply pins need to be connected to their respective power supplies even if upper data byte lanes are not being used. All other DDR interface pins can be left unconnected. Note that the supported modes for use of the DDR EMIF are 32-bits wide, 16-bits wide, or not used.



Figure 7-46. 32-Bit, One-Bank DDR3 Interface Schematic Using Two 16-Bit DDR3 Devices

**ZQ**—////— Value determined according to the DDR memory device data sheet.



# 7.9.2.4 Compatible JEDEC DDR3 Devices

Table 7-36 shows the parameters of the JEDEC DDR3 devices that are compatible with this interface. Generally, the DDR3 interface is compatible with DDR3-1066 devices in the x8 or x16 widths.

Table 7-36. Compatible JEDEC DDR3 Devices

| N<br>O. | PARAMETER                                    | CONDITION                       | MIN       | MAX       | UNIT    |
|---------|----------------------------------------------|---------------------------------|-----------|-----------|---------|
| 1       | JEDEC DDR3 device speed grade <sup>(1)</sup> | DDR clock rate = 400MHz         | DDR3-800  | DDR3-1600 |         |
|         |                                              | 400MHz< DDR clock rate ≤ 533MHz | DDR3-1066 | DDR3-1600 |         |
| 2       | JEDEC DDR3 device bit width                  |                                 | x8        | x16       | Bits    |
| 3       | JEDEC DDR3 device count <sup>(2)</sup>       |                                 | 1         | 3         | Devices |

<sup>(1)</sup> Refer to Table 7-34 Switching Characteristics Over Recommended Operating Conditions for DDR3 Memory Controller for the range of supported DDR clock rates.

### 7.9.2.5 PCB Stackup

The minimum stackup for routing the DDR3 interface is a six-layer stack up as shown in Table 7-37. Additional layers may be added to the PCB stackup to accommodate other circuitry, enhance SI/EMI performance, or to reduce the size of the PCB footprint. Complete stackup specifications are provided in Table 7-38.

Table 7-37. Six-Layer PCB Stackup Suggestion

| LAYER | TYPE   | DESCRIPTION                           |
|-------|--------|---------------------------------------|
| 1     | Signal | Top routing mostly vertical           |
| 2     | Plane  | Ground                                |
| 3     | Plane  | Split power plane                     |
| 4     | Plane  | Split power plane or Internal routing |
| 5     | Plane  | Ground                                |
| 6     | Signal | Bottom routing mostly horizontal      |

<sup>(2)</sup> For valid DDR3 device configurations and device counts, see Table 7-35 DDR3 Device Combinations.



| <b>Table 7-38</b> | . PCB | Stackup | Spec | cifications |
|-------------------|-------|---------|------|-------------|
|-------------------|-------|---------|------|-------------|

| NO.  | PARAMETER                                                                       | MIN | TYP | MAX | UNIT |
|------|---------------------------------------------------------------------------------|-----|-----|-----|------|
| PS1  | PCB routing/plane layers                                                        | 6   |     |     |      |
| PS2  | Signal routing layers                                                           | 3   |     |     |      |
| PS3  | Full ground reference layers under DDR3 routing region <sup>(1)</sup>           | 1   |     |     |      |
| PS4  | Full 1.5-V power reference layers under the DDR3 routing region <sup>(1)</sup>  | 1   |     |     |      |
| PS5  | Number of reference plane cuts allowed within DDR routing region <sup>(2)</sup> |     |     | 0   |      |
| PS6  | Number of layers between DDR3 routing layer and reference plane <sup>(3)</sup>  |     |     | 0   |      |
| PS7  | PCB routing feature size                                                        |     | 4   |     | Mils |
| PS8  | PCB trace width, w                                                              |     | 4   |     | Mils |
| PS9  | Single-ended impedance, Zo                                                      | 50  |     | 75  | Ω    |
| PS10 | Impedance control <sup>(5)</sup>                                                | Z-5 | Z   | Z+5 | Ω    |

- (1) Ground reference layers are preferred over power reference layers. Be sure to include bypass caps to accommodate reference layer return current as the trace routes switch routing layers.
- (2) No traces should cross reference plane cuts within the DDR routing region. High-speed signal traces crossing reference plane cuts create large return current paths which can lead to excessive crosstalk and EMI radiation.
- (3) Reference planes are to be directly adjacent to the signal plane to minimize the size of the return current loop.
- (4) An 18-mil pad assumes Via Channel is the most economical BGA escape. A 20-mil pad may be used if additional layers are available for power routing. An 18-mil pad is required for minimum layer count escape.
- (5) Z is the nominal singled-ended impedance selected for the PCB specified by PS9.

#### 7.9.2.6 Placement

Figure 7-47 shows the required placement for the processor as well as the DDR3 devices. The dimensions for this figure are defined in Table 7-39. The placement does not restrict the side of the PCB on which the devices are mounted. The ultimate purpose of the placement is to limit the maximum trace lengths and allow for proper routing space. For a 16-bit DDR memory system, the high-word DDR3 devices are omitted from the placement.



SPRS91v\_PCB\_DDR3\_04

Figure 7-47. Placement Specifications

**Table 7-39. Placement Specifications** 

| No.   | PARAMETER                                                              | MIN | MAX  | UNIT |
|-------|------------------------------------------------------------------------|-----|------|------|
| KOD31 | X1                                                                     |     | 1700 | Mils |
| KOD34 | Y1                                                                     |     | 1800 | Mils |
| KOD35 | Y2                                                                     |     | 600  | Mils |
| KOD36 | DDR3 keepout region <sup>(1)</sup>                                     |     |      |      |
| KOD37 | Clearance from non-<br>DDR3 signal to<br>DDR3 keepout<br>region (2)(3) | 4   |      | W    |

- (1) DDR3 keepout region to encompass entire DDR3 routing area.
- (2) Non-DDR3 signals allowed within DDR3 keepout region provided they are separated from DDR3 routing layers by a ground plane.
- (3) If a device has more than one DDR controller, the signals from the other controller(s) are considered non-DDR3 and should be separated by this specification.

### 7.9.2.7 DDR3 Keepout Region

The region of the PCB used for DDR3 circuitry must be isolated from other signals. The DDR3 keepout region is defined for this purpose and is shown in Figure 7-48. The size of this region varies with the placement and DDR routing. Additional clearances required for the keepout region are shown in Table 7-39. Non-DDR3 signals should not be routed on the DDR signal layers within the DDR3 keepout region. Non-DDR3 signals may be routed in the region, provided they are routed on layers separated from the DDR signal layers by a ground layer. No breaks should be allowed in the reference ground layers in this region. In addition, the 1.5-V DDR3 power plane should cover the entire keepout region. Also note that the two signals from the DDR3 controller should be separated from each other by the specification in Table 7-39 (see KOD37).





SPRS91v\_PCB\_DDR3\_05

Figure 7-48. DDR3 Keepout Region

# 7.9.2.8 Bulk Bypass Capacitors

Bulk bypass capacitors are required for moderate speed bypassing of the DDR3 and other circuitry. Table 7-40 contains the minimum numbers and capacitance required for the bulk bypass capacitors. Note that this table only covers the bypass needs of the DDR3 controllers and DDR3 devices. Additional bulk bypass capacitance may be needed for other circuitry.



# Table 7-40. Bulk Bypass Capacitors

| NO. | PARAMETER                                              | MIN | MAX | UNIT    |
|-----|--------------------------------------------------------|-----|-----|---------|
| 1   | 1 vdds_ddrx bulk bypass capacitor count <sup>(1)</sup> |     |     | Devices |
| 2   | vdds_ddrx bulk bypass total capacitance                | 22  |     | μF      |

<sup>(1)</sup> These devices should be placed near the devices they are bypassing, but preference should be given to the placement of the high-speed (HS) bypass capacitors and DDR3 signal routing.

### 7.9.2.9 High-Speed Bypass Capacitors

High-speed (HS) bypass capacitors are critical for proper DDR3 interface operation. It is particularly important to minimize the parasitic series inductance of the HS bypass capacitors, processor/DDR power, and processor/DDR ground connections. Table 7-41 contains the specification for the HS bypass capacitors as well as for the power connections on the PCB. Generally speaking, it is good to:

- 1. Fit as many HS bypass capacitors as possible.
- 2. Minimize the distance from the bypass cap to the pins/balls being bypassed.
- 3. Use the smallest physical sized capacitors possible with the highest capacitance readily available.
- Connect the bypass capacitor pads to their vias using the widest traces possible and using the largest hole size via possible.
- 5. Minimize via sharing. Note the limites on via sharing shown in Table 7-41.

# Table 7-41. High-Speed Bypass Capacitors

| NO. | PARAMETER                                                                           | MIN  | TYP             | MAX  | UNIT    |
|-----|-------------------------------------------------------------------------------------|------|-----------------|------|---------|
| 1   | HS bypass capacitor package size <sup>(1)</sup>                                     |      | 0201            | 0402 | 10 Mils |
| 2   | Distance, HS bypass capacitor to processor being bypassed <sup>(2)(3)(4)</sup>      |      |                 | 400  | Mils    |
| 3   | Processor HS bypass capacitor count per vdds_ddrx rail <sup>(12)</sup>              | Se   | e Table 7-3 and | (11) | Devices |
| 4   | Processor HS bypass capacitor total capacitance per vdds_ddrx rail <sup>(12)</sup>  | Se   | e Table 7-3 and | (11) | μF      |
| 5   | Number of connection vias for each device power/ground ball <sup>(5)</sup>          |      |                 |      | Vias    |
| 6   | Trace length from device power/ground ball to connection via <sup>(2)</sup>         |      | 35              | 70   | Mils    |
| 7   | Distance, HS bypass capacitor to DDR device being bypassed <sup>(6)</sup>           |      |                 | 150  | Mils    |
| 8   | DDR3 device HS bypass capacitor count <sup>(7)</sup>                                | 12   |                 |      | Devices |
| 9   | DDR3 device HS bypass capacitor total capacitance <sup>(7)</sup>                    | 0.85 |                 |      | μF      |
| 10  | Number of connection vias for each HS capacitor <sup>(8)(9)</sup>                   | 2    |                 |      | Vias    |
| 11  | Trace length from bypass capacitor connect to connection via <sup>(2)(9)</sup>      |      | 35              | 100  | Mils    |
| 12  | Number of connection vias for each DDR3 device power/ground ball <sup>(10)</sup>    | 1    |                 |      | Vias    |
| 13  | Trace length from DDR3 device power/ground ball to connection via <sup>(2)(8)</sup> |      | 35              | 60   | Mils    |

- (1) LxW, 10-mil units, that is, a 0402 is a 40x20-mil surface-mount capacitor.
- (2) Closer/shorter is better.
- (3) Measured from the nearest processor power/ground ball to the center of the capacitor package.
- (4) Three of these capacitors should be located underneath the processor, between the cluster of DDR\_1V5 balls and ground balls, between the DDR interfaces on the package.
- (5) See the Via Channel™ escape for the processor package.
- (6) Measured from the DDR3 device power/ground ball to the center of the capacitor package.
- (7) Per DDR3 device.
- (8) An additional HS bypass capacitor can share the connection vias only if it is mounted on the opposite side of the board. No sharing of vias is permitted on the same side of the board.
- (9) An HS bypass capacitor may share a via with a DDR device mounted on the same side of the PCB. A wide trace should be used for the connection and the length from the capacitor pad to the DDR device pad should be less than 150 mils.
- (10) Up to a total of two pairs of DDR power/ground balls may share a via.
- (11) The capacitor recommendations in this data manual reflect only the needs of this processor. Please see the memory vendor's guidelines for determining the appropriate decoupling capacitor arrangement for the memory device itself.
- (12) For more information, see Section 7.3, Core Power Domains.



### 7.9.2.9.1 Return Current Bypass Capacitors

Use additional bypass capacitors if the return current reference plane changes due to DDR3 signals hopping from one signal layer to another. The bypass capacitor here provides a path for the return current to hop planes along with the signal. As many of these return current bypass capacitors should be used as possible. These are returns for signal current, the signal via size may be used for these capacitors.

### 7.9.2.10 Net Classes

Table 7-42 lists the clock net classes for the DDR3 interface. Table 7-43 lists the signal net classes, and associated clock net classes, for signals in the DDR3 interface. These net classes are used for the termination and routing rules that follow.

Table 7-42. Clock Net Class Definitions

NET CLASS processor PIN NAMES

| CLOCK NET CLASS     | processor PIN NAMES    |
|---------------------|------------------------|
| CK                  | ddrx_ck/ddrx_nck       |
| DQS0                | ddrx_dqs0 / ddrx_dqsn0 |
| DQS1                | ddrx_dqs1 / ddrx_dqsn1 |
| DQS2 <sup>(1)</sup> | ddrx_dqs2 / ddrx_dqsn2 |
| DQS3 <sup>(1)</sup> | ddrx_dqs3 / ddrx_dqsn3 |

<sup>(1)</sup> Only used on 32-bit wide DDR3 memory systems.

**Table 7-43. Signal Net Class Definitions** 

| SIGNAL NET CLASS   | ASSOCIATED CLOCK<br>NET CLASS | processor PIN NAMES                                                                        |
|--------------------|-------------------------------|--------------------------------------------------------------------------------------------|
| ADDR_CTRL          | CK                            | ddrx_ba[2:0], ddrx_a[15:0], ddrx_csnj, ddrx_casn, ddrx_rasn, ddrx_wen, ddrx_cke, ddrx_odti |
| DQ0                | DQS0                          | ddrx_d[7:0], ddrx_dqm0                                                                     |
| DQ1                | DQS1                          | ddrx_d[15:8], ddrx_dqm1                                                                    |
| DQ2 <sup>(1)</sup> | DQS2                          | ddrx_d[23:16], ddrx_dqm2                                                                   |
| DQ3 <sup>(1)</sup> | DQS3                          | ddrx_d[31:24], ddrx_dqm3                                                                   |

<sup>(1)</sup> Only used on 32-bit wide DDR3 memory systems.

### 7.9.2.11 DDR3 Signal Termination

Signal terminators are required for the CK and ADDR\_CTRL net classes. The data lines are terminated by ODT and, thus, the PCB traces should be unterminated. Detailed termination specifications are covered in the routing rules in the following sections.

#### 7.9.2.12 VTT

Like VREF, the nominal value of the VTT supply is half the DDR3 supply voltage. Unlike VREF, VTT is expected to source and sink current, specifically the termination current for the ADDR\_CTRL net class Thevinen terminators. VTT is needed at the end of the address bus and it should be routed as a power sub-plane. VTT should be bypassed near the terminator resistors.

### 7.9.2.13 CK and ADDR\_CTRL Topologies and Routing Definition

The CK and ADDR\_CTRL net classes are routed similarly and are length matched to minimize skew between them. CK is a bit more complicated because it runs at a higher transition rate and is differential. The following subsections show the topology and routing for various DDR3 configurations for CK and ADDR\_CTRL. The figures in the following subsections define the terms for the routing specification detailed in Table 7-44.

SPRS91v PCB DDR3 06

SPRS91v PCB DDR3 07



### 7.9.2.13.1 Three DDR3 Devices

Three DDR3 devices are supported on the DDR EMIF consisting of two x16 DDR3 devices and one device for ECC, arranged as one bank (CS). These three devices may be mounted on a single side of the PCB, or may be mirrored in two pairs to save board space at a cost of increased routing complexity and parts on the backside of the PCB.

# 7.9.2.13.1.1 CK and ADDR\_CTRL Topologies, Three DDR3 Devices

Figure 7-49 shows the topology of the CK net classes and Figure 7-50 shows the topology for the corresponding ADDR\_CTRL net classes.



Figure 7-49. CK Topology for Three DDR3 Devices



Figure 7-50. ADDR\_CTRL Topology for Three DDR3 Devices

# 7.9.2.13.1.2 CK and ADDR\_CTRL Routing, Three DDR3 Devices

Figure 7-51 shows the CK routing for three DDR3 devices placed on the same side of the PCB. Figure 7-52 shows the corresponding ADDR\_CTRL routing.





Figure 7-51. CK Routing for Three Single-Side DDR3 Devices



Figure 7-52. ADDR\_CTRL Routing for Three Single-Side DDR3 Devices

To save PCB space, the two DDR3 memories may be mounted as one mirrored pair at a cost of increased routing and assembly complexity. Figure 7-53 and Figure 7-54 show the routing for CK and ADDR\_CTRL, respectively, for two DDR3 devices mirrored in a pair configuration.



Figure 7-53. CK Routing for Two Mirrored DDR3 Devices



Figure 7-54. ADDR\_CTRL Routing for Two Mirrored DDR3 Devices

### 7.9.2.13.2 Two DDR3 Devices

Two DDR3 devices are supported on the DDR EMIF consisting of two x8 DDR3 devices arranged as one bank (CS), 16 bits wide, or two x16 DDR3 devices arranged as one bank (CS), 32 bits wide. These two devices may be mounted on a single side of the PCB, or may be mirrored in a pair to save board space at a cost of increased routing complexity and parts on the backside of the PCB.

# 7.9.2.13.2.1 CK and ADDR\_CTRL Topologies, Two DDR3 Devices

Figure 7-55 shows the topology of the CK net classes and Figure 7-56 shows the topology for the corresponding ADDR\_CTRL net classes.

SPRS91v\_PCB\_DDR3\_12





Figure 7-55. CK Topology for Two DDR3 Devices

DDR Address and Control Input Buffers



Figure 7-56. ADDR\_CTRL Topology for Two DDR3 Devices

# 7.9.2.13.2.2 CK and ADDR\_CTRL Routing, Two DDR3 Devices

Figure 7-57 shows the CK routing for two DDR3 devices placed on the same side of the PCB. Figure 7-58 shows the corresponding ADDR\_CTRL routing.



Figure 7-57. CK Routing for Two Single-Side DDR3 Devices



Figure 7-58. ADDR\_CTRL Routing for Two Single-Side DDR3 Devices

To save PCB space, the two DDR3 memories may be mounted as a mirrored pair at a cost of increased routing and assembly complexity. Figure 7-59 and Figure 7-60 show the routing for CK and ADDR\_CTRL, respectively, for two DDR3 devices mirrored in a single-pair configuration.





Figure 7-59. CK Routing for Two Mirrored DDR3 Devices



Figure 7-60. ADDR\_CTRL Routing for Two Mirrored DDR3 Devices

# 7.9.2.13.3 One DDR3 Device

A single DDR3 device is supported on the DDR EMIF consisting of one x16 DDR3 device arranged as one bank (CS), 16 bits wide.

# 7.9.2.13.3.1 CK and ADDR\_CTRL Topologies, One DDR3 Device

Figure 7-61 shows the topology of the CK net classes and Figure 7-62 shows the topology for the corresponding ADDR\_CTRL net classes.



Figure 7-61. CK Topology for One DDR3 Device

DDR Address and Control Input Buffers



Figure 7-62. ADDR\_CTRL Topology for One DDR3 Device

# 7.9.2.13.3.2 CK and ADDR/CTRL Routing, One DDR3 Device

Figure 7-63 shows the CK routing for one DDR3 device placed on the same side of the PCB. Figure 7-64 shows the corresponding ADDR\_CTRL routing.





Figure 7-63. CK Routing for One DDR3 Device



Figure 7-64. ADDR\_CTRL Routing for One DDR3 Device

# 7.9.2.14 Data Topologies and Routing Definition

No matter the number of DDR3 devices used, the data line topology is always point to point, so its definition is simple.

Care should be taken to minimize layer transitions during routing. If a layer transition is necessary, it is better to transition to a layer using the same reference plane. If this cannot be accommodated, ensure there are nearby ground vias to allow the return currents to transition between reference planes if both reference planes are ground or vdds\_ddr. Ensure there are nearby bypass capacitors to allow the return currents to transition between reference planes if one of the reference planes is ground. The goal is to minimize the size of the return current loops.

# 7.9.2.14.1 DQS and DQ/DM Topologies, Any Number of Allowed DDR3 Devices

DQS lines are point-to-point differential, and DQ/DM lines are point-to-point singled ended. Figure 7-65 and Figure 7-66 show these topologies.



Figure 7-65. DQS Topology



Figure 7-66. DQ/DM Topology

# 7.9.2.14.2 DQS and DQ/DM Routing, Any Number of Allowed DDR3 Devices

Figure 7-67 and Figure 7-68 show the DQS and DQ/DM routing.



Figure 7-67. DQS Routing With Any Number of Allowed DDR3 Devices





Figure 7-68. DQ/DM Routing With Any Number of Allowed DDR3 Devices

### 7.9.2.15 Routing Specification

### 7.9.2.15.1 CK and ADDR\_CTRL Routing Specification

Skew within the CK and ADDR\_CTRL net classes directly reduces setup and hold margin and, thus, this skew must be controlled. The only way to practically match lengths on a PCB is to lengthen the shorter traces up to the length of the longest net in the net class and its associated clock. A metric to establish this maximum length is Manhattan distance. The Manhattan distance between two points on a PCB is the length between the points when connecting them only with horizontal or vertical segments. A reasonable trace route length is to within a percentage of its Manhattan distance. CACLM is defined as Clock Address Control Longest Manhattan distance.

Given the clock and address pin locations on the processor and the DDR3 memories, the maximum possible Manhattan distance can be determined given the placement. Figure 7-69 and Figure 7-70 show this distance for three loads and two loads, respectively. It is from this distance that the specifications on the lengths of the transmission lines for the address bus are determined. CACLM is determined similarly for other address bus configurations; that is, it is based on the longest net of the CK/ADDR\_CTRL net class. For CK and ADDR\_CTRL routing, these specifications are contained in Table 7-44.



SPRS91v\_PCB\_DDR3\_26

A. It is very likely that the longest CK/ADDR\_CTRL Manhattan distance will be for Address Input 8 (A8) on the DDR3 memories. CACLM is based on the longest Manhattan distance due to the device placement. Verify the net class that satisfies this criteria and use as the baseline for CK/ADDR\_CTRL skew matching and length control.

The length of shorter CK/ADDR\_CTRL stubs as well as the length of the terminator stub are not included in this length calculation. Non-included lengths are grayed out in the figure.

Assuming A8 is the longest, CALM = CACLMY + CACLMX + 300 mils.

The extra 300 mils allows for routing down lower than the DDR3 memories and returning up to reach A8.

Figure 7-69. CACLM for Three Address Loads on One Side of PCB





SPRS91v\_PCB\_DDR3\_2

A. It is very likely that the longest CK/ADDR\_CTRL Manhattan distance will be for Address Input 8 (A8) on the DDR3 memories. CACLM is based on the longest Manhattan distance due to the device placement. Verify the net class that satisfies this criteria and use as the baseline for CK/ADDR\_CTRL skew matching and length control.

The length of shorter CK/ADDR\_CTRL stubs as well as the length of the terminator stub are not included in this length calculation. Non-included lengths are grayed out in the figure.

Assuming A8 is the longest, CALM = CACLMY + CACLMX + 300 mils.

The extra 300 mils allows for routing down lower than the DDR3 memories and returning up to reach A8.

Figure 7-70. CACLM for Two Address Loads on One Side of PCB

Table 7-44. CK and ADDR\_CTRL Routing Specification<sup>(2)(3)</sup>

| NO.     | PARAMETER                                                                  | MIN | TYP | MAX                | UNIT |
|---------|----------------------------------------------------------------------------|-----|-----|--------------------|------|
| CARS31  | A1+A2 length                                                               |     |     | 500 <sup>(1)</sup> | ps   |
| CARS32  | A1+A2 skew                                                                 |     |     | 29                 | ps   |
| CARS33  | A3 length                                                                  |     |     | 125                | ps   |
| CARS34  | A3 skew <sup>(4)</sup>                                                     |     |     | 6                  | ps   |
| CARS35  | A3 skew <sup>(5)</sup>                                                     |     |     | 6                  | ps   |
| CARS36  | A4 length                                                                  |     |     | 125                | ps   |
| CARS37  | A4 skew                                                                    |     |     | 6                  | ps   |
| CARS38  | AS length                                                                  |     | 5   | 17 <sup>(1)</sup>  | ps   |
| CARS39  | AS skew                                                                    |     | 1.3 | 14 <sup>(1)</sup>  | ps   |
| CARS310 | AS+/AS- length                                                             |     | 5   | 12                 | ps   |
| CARS311 | AS+/AS- skew                                                               |     |     | 1                  | ps   |
| CARS312 | AT length <sup>(6)</sup>                                                   |     | 75  |                    | ps   |
| CARS313 | AT skew <sup>(7)</sup>                                                     |     | 14  |                    | ps   |
| CARS314 | AT skew <sup>(8)</sup>                                                     |     |     | 1                  | ps   |
| CARS315 | CK/ADDR_CTRL trace length                                                  |     |     | 1020               | ps   |
| CARS316 | Vias per trace                                                             |     |     | 3 <sup>(1)</sup>   | vias |
| CARS317 | Via count difference                                                       |     |     | 1 <sup>(15)</sup>  | vias |
| CARS318 | Center-to-center CK to other DDR3 trace spacing <sup>(9)</sup>             | 4w  |     |                    |      |
| CARS319 | Center-to-center ADDR_CTRL to other DDR3 trace spacing <sup>(9)(10)</sup>  | 4w  |     |                    |      |
| CARS320 | Center-to-center ADDR_CTRL to other ADDR_CTRL trace spacing <sup>(9)</sup> | 3w  |     |                    |      |



# Table 7-44. CK and ADDR\_CTRL Routing Specification<sup>(2)(3)</sup> (continued)

| NO.     | PARAMETER                                       | MIN  | TYP | MAX  | UNIT |
|---------|-------------------------------------------------|------|-----|------|------|
| CARS321 | CK center-to-center spacing <sup>(11)(12)</sup> |      |     |      |      |
| CARS322 | CK spacing to other net <sup>(9)</sup>          | 4w   |     |      |      |
| CARS323 | Rcp <sup>(13)</sup>                             | Zo-1 | Zo  | Zo+1 | Ω    |
| CARS324 | Rtt <sup>(13)(14)</sup>                         | Zo-5 | Zo  | Zo+5 | Ω    |

- (1) Max value is based upon conservative signal integrity approach. This value could be extended only if detailed signal integrity analysis of rise time and fall time confirms desired operation.
- (2) The use of vias should be minimized.
- (3) Additional bypass capacitors are required when using the DDR\_1V5 plane as the reference plane to allow the return current to jump between the DDR\_1V5 plane and the ground plane when the net class switches layers at a via.
- (4) Non-mirrored configuration (all DDR3 memories on same side of PCB).
- (5) Mirrored configuration (one DDR3 device on top of the board and one DDR3 device on the bottom).
- (6) While this length can be increased for convenience, its length should be minimized.
- (7) ADDR\_CTRL net class only (not CK net class). Minimizing this skew is recommended, but not required.
- (8) CK net class only.
- (9) Center-to-center spacing is allowed to fall to minimum (2w) for up to 1250 mils of routed length.
- (10) The ADDR\_CTRL net class of the other DDR EMIF is considered other DDR3 trace spacing.
- (11) CK spacing set to ensure proper differential impedance.
- (12) The most important thing to do is control the impedance so inadvertent impedance mismatches are not created. Generally speaking, center-to-center spacing should be either 2w or slightly larger than 2w to achieve a differential impedance equal to twice the single-ended impedance. Zo.
- (13) Source termination (series resistor at driver) is specifically not allowed.
- (14) Termination values should be uniform across the net class.
- (15) Via count difference may increase by 1 only if accurate 3-D modeling of the signal flight times including accurately modeled signal propagation through vias has been applied to ensure all segment skew maximums are not exceeded.

# 7.9.2.15.2 DQS and DQ Routing Specification

Skew within the DQS and DQ/DM net classes directly reduces setup and hold margin and thus this skew must be controlled. The only way to practically match lengths on a PCB is to lengthen the shorter traces up to the length of the longest net in the net class and its associated clock. As with CK and ADDR\_CTRL, a reasonable trace route length is to within a percentage of its Manhattan distance. DQLMn is defined as DQ Longest Manhattan distance n, where n is the byte number. For a 32-bit interface, there are three DQLMs, DQLM0-DQLM2. Likewise, for a 16-bit interface, there are two DQLMs, DQLM0-DQLM1.

### NOTE

It is not required, nor is it recommended, to match the lengths across all bytes. Length matching is only required within each byte.

Given the DQS and DQ/DM pin locations on the processor and the DDR3 memories, the maximum possible Manhattan distance can be determined given the placement. Figure 7-71 shows this distance for four loads. It is from this distance that the specifications on the lengths of the transmission lines for the data bus are determined. For DQS and DQ/DM routing, these specifications are contained in Table 7-45.





DB0 - DB2 represent data bytes 0 - 2.

SPRS91v\_PCB\_DDR3\_28

There are three DQLMs, one for each byte (32-bit interface). Each DQLM is the longest Manhattan distance of the byte; therefore:

DQLM0 = DQLMX0 + DQLMY0 DQLM1 = DQLMX1 + DQLMY1 DQLM2 = DQLMX2 + DQLMY2

Figure 7-71. DQLM for Any Number of Allowed DDR3 Devices

# Table 7-45. Data Routing Specification(2)

| NO.    | PARAMETER                                                       | MIN | TYP | MAX               | UNIT             |
|--------|-----------------------------------------------------------------|-----|-----|-------------------|------------------|
| DRS31  | DB0 length                                                      |     |     | 340               | ps               |
| DRS32  | DB1 length                                                      |     |     | 340               | ps               |
| DRS33  | DB2 length                                                      |     |     | 340               | ps               |
| DRS35  | DBn skew <sup>(3)</sup>                                         |     |     | 5                 | ps               |
| DRS36  | DQSn+ to DQSn- skew                                             |     |     | 1                 | ps               |
| DRS37  | DQSn to DBn skew <sup>(3)(4)</sup>                              |     |     | 5 <sup>(10)</sup> | ps               |
| DRS38  | Vias per trace                                                  |     |     | 2 <sup>(1)</sup>  | vias             |
| DRS39  | Via count difference                                            |     |     | 0 <sup>(10)</sup> | vias             |
| DRS310 | Center-to-center DBn to other DDR3 trace spacing <sup>(6)</sup> | 4   |     |                   | w <sup>(5)</sup> |
| DRS311 | Center-to-center DBn to other DBn trace spacing <sup>(7)</sup>  | 3   |     |                   | w <sup>(5)</sup> |
| DRS312 | DQSn center-to-center spacing <sup>(8)(9)</sup>                 |     |     |                   |                  |
| DRS313 | DQSn center-to-center spacing to other net                      | 4   |     |                   | w <sup>(5)</sup> |

- (1) Max value is based upon conservative signal integrity approach. This value could be extended only if detailed signal integrity analysis of rise time and fall time confirms desired operation.
- (2) External termination disallowed. Data termination should use built-in ODT functionality.
- (3) Length matching is only done within a byte. Length matching across bytes is neither required nor recommended.
- (4) Each DQS pair is length matched to its associated byte.
- (5) Center-to-center spacing is allowed to fall to minimum (2w) for up to 1250 mils of routed length.
- (6) Other DDR3 trace spacing means other DDR3 net classes not within the byte.
- (7) This applies to spacing within the net classes of a byte.
- (8) DQS pair spacing is set to ensure proper differential impedance.
- (9) The most important thing to do is control the impedance so inadvertent impedance mismatches are not created. Generally speaking, center-to-center spacing should be either 2w or slightly larger than 2w to achieve a differential impedance equal to twice the singleended impedance, Zo.
- (10) Via count difference may increase by 1 only if accurate 3-D modeling of the signal flight times including accurately modeled signal propagation through vias has been applied to ensure DBn skew and DQSn to DBn skew maximums are not exceeded.

# 7.10 CVIDEO/SD-DAC Guidelines and Electrical Data/Timing

The device's analog video CVIDEO/SD-DAC TV analog composite output can be operate in one of two modes: Normal mode and TVOUT Bypass mode. In Normal mode, the device's internal video amplifier is used. In TVOUT Bypass mode, the internal video amplifier is bypassed and an external amplifier is required.

Figure 7-72 shows a typical circuit that permits connecting the analog video output from the device to standard 75- $\Omega$  impedance video systems in Normal mode.



- A. Reconstruction Filter (optional)
- B. AC coupling capacitor (optional)

Figure 7-72. TV Output (Normal Mode)

Figure 7-73 shows a typical circuit that permits connecting the analog video output from the device to standard 75- $\Omega$  impedance video systems in TVOUT Bypass mode.



- A. Reconstruction Filter (optional). Note: An amplifier with an integrated reconstruction filter can alternatively be used instead of a discrete reconstruction filter.
- B. AC coupling capacitor (optional)

# Figure 7-73. TV Output (TVOUT Bypass Mode)

During board design, the onboard traces and parasitics must be matched for the channel. The video DAC output pins (cvideo\_tvout / cvideo\_vfb) are very high-frequency analog signals and must be routed with extreme care. As a result, the paths of these signals must be as short as possible, and as isolated as possible from other interfering signals. In TVOUT Bypass mode, the load resistor and amplifier/buffer should be placed as close as possible to the cvideo\_vfb pin. Other layout guidelines include:

- Take special care to bypass the vdda\_dac power supply pin with a capacitor.
- In TVOUT Bypass mode, place the R<sub>LOAD</sub> resistor as close as possible to the Reconstruction Filter
  and Amplifier. In addition, place the 75-Ω resistor as close as possible (< 0.5 inch) to the
  Amplifier/buffer output pin. To maintain a high-quality video signal, the onboard traces after the 75-Ω
  resistor should have a characteristic impedance of 75 Ω (± 20%).</li>
- In Normal mode, cvideo\_vfb is the most sensitive pin in the TV out system. The R<sub>OUT</sub> resistor should be placed as close as possible to the device pins. To maintain a high-quality video signal, the onboard traces leading to the cvideo\_tvout pin should have a characteristic impedance of 75 Ω (± 20%) starting from the closest possible place to the device pin output.
- Minimize input trace lengths to the device to reduce parasitic capacitance.
- Include solid ground return paths.
- Match trace lengths as close as possible within a video format group.



Table 7-46 and Table 7-47 present the Static and Dynamic CVIDEO / SD-DAC TV analog composite output specifications

# Table 7-46. Static CVIDEO/SD-DAC Specifications

| PARAMETER                                            | TEST CONDITIONS                                        | MIN  | TYP                   | MAX           | UNIT |  |  |
|------------------------------------------------------|--------------------------------------------------------|------|-----------------------|---------------|------|--|--|
| Reference Current Setting Resistor                   | Normal Mode                                            | 4653 | 4700                  | 4747          | Ω    |  |  |
| (R <sub>SET</sub> )                                  | TVOUT Bypass Mode                                      | 9900 | 10000                 | 10100         | Ω    |  |  |
| Output resistor between                              | Normal Mode                                            | 2673 | 2700                  | 2727          | Ω    |  |  |
| cvideo_tvout and cvideo_vfb pins (R <sub>OUT</sub> ) | TVOUT Bypass Mode                                      |      | N/A                   |               |      |  |  |
| Load Resistor (R <sub>LOAD</sub> )                   | Normal Mode                                            |      | 75-Ω Inside the [     |               |      |  |  |
|                                                      | TVOUT Bypass Mode                                      | 1485 | 1500                  | 1515          | Ω    |  |  |
| AC-Coupling Capacitor (Optional)                     | Normal Mode                                            | 220  |                       |               | uF   |  |  |
| [C <sub>AC</sub> ]                                   | TVOUT Bypass Mode                                      | S    | ee External Amplifier | Specification |      |  |  |
| Total Capacitance from                               | Normal Mode                                            |      |                       | 300           | pF   |  |  |
| cvideo_tvout to vssa_dac                             | TVOUT Bypass Mode                                      |      | N/A                   |               |      |  |  |
| Resolution                                           |                                                        | 10   |                       | Bits          |      |  |  |
| Integral Non-Linearity (INL), Best                   | Normal Mode                                            | -4   |                       | 4             | LSB  |  |  |
| Fit                                                  | TVOUT Bypass Mode                                      | -1   |                       | 1             | LSB  |  |  |
| Differential Non-Linearity (DNL)                     | Normal Mode                                            | -2.5 |                       | 2.5           | LSB  |  |  |
|                                                      | TVOUT Bypass Mode                                      | -1   |                       | 1             | LSB  |  |  |
| Full-Scale Output Voltage                            | Normal Mode ( $R_{LOAD} = 75 \Omega$ )                 |      | 1.3                   |               | V    |  |  |
|                                                      | TVOUT Bypass Mode ( $R_{LOAD} = 1.5 \text{ k}\Omega$ ) |      | 0.7                   |               | V    |  |  |
| Full-Scale Output Current                            | Normal Mode                                            | N/A  |                       |               |      |  |  |
|                                                      | TVOUT Bypass Mode                                      |      | 470                   |               | uA   |  |  |
| Gain Error                                           | Normal Mode (Composite) and TVOUT Bypass Mode          | -10  |                       | 10            | %FS  |  |  |
|                                                      | Normal Mode (S-Video)                                  | -20  |                       | 20            | %FS  |  |  |
| Gain Mismatch (Luma-to-Chroma)                       | Normal Mode (Composite)                                |      | N/A                   |               | •    |  |  |
|                                                      | Normal Mode (S-Video)                                  | -10  |                       | 10            | %    |  |  |
| Output Impedance                                     | Looking into cvideo_tvout nodes                        |      | 75                    |               | Ω    |  |  |

# Table 7-47. Dynamic CVIDEO/SD-DAC Specifications

| PARAMETER                                           | TEST CONDITIONS                                     | MIN | TYP | MAX | UNIT |
|-----------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| Output Update Rate (F <sub>CLK</sub> )              |                                                     |     | 54  | 60  | MHz  |
| Signal Bandwidth                                    | 3 dB                                                |     | 6   |     | MHz  |
| Spurious-Free Dynamic Range (SFDR) within bandwidth | F <sub>CLK</sub> = 54 MHz, F <sub>OUT</sub> = 1 MHz |     | 50  |     | dBc  |
| Signal-to-Noise Ration (SNR)                        | F <sub>CLK</sub> = 54 MHz, F <sub>OUT</sub> = 1 MHz |     | 54  |     | dB   |
| Dower Supply Rejection (DSR)                        | Normal Mode, 100 mVpp @ 6<br>MHz on vdda_dac        |     | 6   |     | dB   |
| Power Supply Rejection (PSR)                        | TVOUT Bypass Mode, 100 mVpp @ 6 MHz on vdda_dac     |     | 20  |     | uБ   |



# 8 Device and Documentation Support

TI offers an extensive line of development tools, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules are listed below.

### 8.1 Device Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, DM50x). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices and tools (TMDS).

Device development evolutionary flow:

**X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow.

Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications.

**null** Production version of the silicon die that is fully qualified.

Support tool development evolutionary flow:

**TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing.

**TMDS** Fully-qualified development-support product.

X and P devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies.

Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

For orderable part numbers of DM50x devices in the ABF package type, see the Package Option Addendum of this document, the TI website (www.ti.com), or contact your TI sales representative.

For additional description of the device nomenclature markings on the die, see the Silicon Errata (literature number SPRZ443).



# 8.1.1 Standard Package Symbolization



SPRS916\_PACK\_01

Figure 8-1. Printed Device Reference

### **NOTE**

Some devices have a cosmetic circular marking visible on the top of the device package which results from the production test process. These markings are cosmetic only with no reliability impact.

# 8.1.2 Device Naming Convention

**Table 8-1. Nomenclature Description** 

| FIELD<br>PARAMETER | FIELD DESCRIPTION           | VALUES | DESCRIPTION                                                                                                                           |  |
|--------------------|-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| а                  | Device evolution stage      | X      | Prototype                                                                                                                             |  |
|                    |                             | Р      | Preproduction (production test flow, no reliability data)                                                                             |  |
|                    |                             | BLANK  | Production                                                                                                                            |  |
| BBBBB              | Base production part number | DM505  | External DDR device                                                                                                                   |  |
|                    |                             | DM504  | POP Memory device                                                                                                                     |  |
| t                  | Device Tier                 | S      | Super                                                                                                                                 |  |
|                    |                             | M      | Mid                                                                                                                                   |  |
|                    |                             | L      | Low                                                                                                                                   |  |
| Z                  | Device Speed                | В      | Indicates the speed grade for each of the                                                                                             |  |
|                    |                             | R      | cores in the device. For more information see<br>Section 3.1, Device Comparison Table and<br>Table 5-1, Speed Grade Maximum Frequency |  |
| r                  | Device revision             | BLANK  | SR 1.0                                                                                                                                |  |
|                    |                             | A      | SR 1.0A                                                                                                                               |  |
|                    |                             | В      | SR 2.0                                                                                                                                |  |
| Y                  | Device type                 | BLANK  | Standard devices                                                                                                                      |  |
|                    |                             | E      | Emulation (E) devices                                                                                                                 |  |
|                    |                             | J      | JTAG lock & random key devices                                                                                                        |  |



### Table 8-1. Nomenclature Description (continued)

| FIELD<br>PARAMETER | FIELD DESCRIPTION                | VALUES | DESCRIPTION                           |  |  |  |  |  |
|--------------------|----------------------------------|--------|---------------------------------------|--|--|--|--|--|
|                    |                                  | D      | Secured devices                       |  |  |  |  |  |
| PPP                | Package designator               | ABF    | ABF S-PBGA-N367 (15mm x 15mm) Package |  |  |  |  |  |
| С                  | Carrier designator               | BLANK  | Tray                                  |  |  |  |  |  |
|                    |                                  | R      | Tape & Reel                           |  |  |  |  |  |
| XXXXXXX            | Lot Trace Code                   |        |                                       |  |  |  |  |  |
| YYY                | Production Code, For TI use only |        |                                       |  |  |  |  |  |
| ZZZ                | Production Code, For TI use only |        |                                       |  |  |  |  |  |
| 0                  | Pin one designator               |        |                                       |  |  |  |  |  |
| G1                 | ECAT—Green package designator    |        |                                       |  |  |  |  |  |

<sup>(1)</sup> To designate the stages in the product development cycle, TI assigns prefixes to the part numbers. These prefixes represent evolutionary stages of product development from engineering prototypes through fully qualified production devices. Prototype devices are shipped against the following disclaimer:

Notwithstanding any provision to the contrary, TI makes no warranty expressed, implied, or statutory, including any implied warranty of merchantability of fitness for a specific purpose, of this device.

#### NOTE

BLANK in the symbol or part number is collapsed so there are no gaps between characters.

### 8.2 Tools and Software

The following products support development for DM50x platforms:

### **Development Tools**

**DM50x Clock Tree Tool** is an interactive clock tree configuration software that allows the user to visualize the device clock tree, interact with clock tree elements and view the effect on PRCM registers, interact with the PRCM registers and view the effect on the device clock tree, and view a trace of all the device registers affected by the user interaction with the clock tree.

**DM50x Register Descriptor Tool** is an interactive device register configuration tool that allows users to visualize the register state on power-on reset, and then customize the configuration of the device for the specific use-case.

**DM50x Pad Configuration Tool** is an interactive pad-configuration tool that allows the user to visualize the device pad configuration state on power-on reset and then customize the configuration of the pads for the specific use-case and identify the device register settings associated to that configuration.

For a complete listing of development-support tools for the processor platform, visit the Texas Instruments website at www.ti.com. For information on pricing and availability, contact the nearest TI field sales office or authorized distributor.

### 8.3 Documentation Support

The following documents describe the DM50x devices.

### TRM

DM50x SoC for Vision Analytics Technical Reference Manual Details the integration, the environment, the functional description, and the programming models for each peripheral and subsystem in the DM50x family of devices.

#### **Errata**

DM50x Silicon Errata Describes known advisories, limitations, and cautions on silicon and provides workarounds.

<sup>&</sup>quot;This product is still in development and is intended for internal evaluation purposes."



# 8.3.1 FCC Warning

This equipment is intended for use in a laboratory test environment only. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

# 8.3.2 Information About Cautions and Warnings

This book may contain cautions and warnings.

### **CAUTION**

This is an example of a caution statement.

A caution statement describes a situation that could potentially damage your software or equipment.

### WARNING

This is an example of a warning statement.

A warning statement describes a situation that could potentially cause harm to you.

The information in a caution or a warning is provided for your protection. Please read each caution and warning carefully.

# 8.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates — including silicon errata — go to the product folder for your device on ti.com. In the upper right-hand corner, click the "Alert me" button. This registers you to receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

# 8.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### TI Embedded Processors Wiki Texas Instruments Embedded Processors Wiki.

Established to help developers get started with Embedded Processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

### 8.6 Trademarks

C64x and ICEPick are trademarks of Texas Instruments Incorporated.

Arm, Thumb, and Cortex are registered trademarks of Arm Limited.

CoreSight is a trademark of Arm Limited.

QSPI is a trademark of Cadence Design Systems, Inc.

SD is a registered trademark of Toshiba Corporation.



MMC and eMMC are trademarks of MultiMediaCard Association.

JTAG is a registered trademark of JTAG Technologies, Inc.

MIPI is registered trademarks of the Mobile Industry Processor Interface (MIPI) Alliance.

All other trademarks are the property of their respective owners.

# 8.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 8.8 Export Control Notice

Recipient agrees to not knowingly export or re-export, directly or indirectly, any product or technical data (as defined by the U.S., EU, and other Export Administration Regulations) including software, or any controlled product restricted by other applicable national regulations, received from disclosing party under nondisclosure obligations (if any), or any direct product of such technology, to any destination to which such export or re-export is restricted or prohibited by U.S. or other applicable laws, without obtaining prior authorization from U.S. Department of Commerce and other competent Government authorities to the extent required by those laws.

# 8.9 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



# 9 Mechanical Packaging Information

The following pages include mechanical packaging information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# 9.1 Mechanical Data

www.ti.com 4-Mar-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5)       | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------------|---------|
| DM505LRBABF      | ACTIVE | FCBGA        | ABF                | 367  | 90             | RoHS & Green | Call TI                       | Level-3-250C-168 HR | -40 to 125   | DM505LRBABF<br>775<br>775 ABF | Samples |
| DM505LRBABFR     | ACTIVE | FCBGA        | ABF                | 367  | 750            | RoHS & Green | Call TI                       | Level-3-250C-168 HR | -40 to 125   | DM505LRBABF<br>775<br>775 ABF | Samples |
| DM505MRBABF      | ACTIVE | FCBGA        | ABF                | 367  | 90             | RoHS & Green | Call TI                       | Level-3-250C-168 HR | -40 to 125   | DM505MRBABF<br>775<br>775 ABF | Samples |
| DM505MRBABFR     | ACTIVE | FCBGA        | ABF                | 367  | 750            | RoHS & Green | Call TI                       | Level-3-250C-168 HR | -40 to 125   | DM505MRBABF<br>775<br>775 ABF | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 4-Mar-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**BALL GRID ARRAY** 



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Dimension is measured at the maximum solder ball diameter, parallel to primary datum C.
- 4. Primary datum C and seating plane are defined by the spherical crown of the solder balls.



**BALL GRID ARRAY** 



NOTES: (continued)

5. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SPRU811 (www.ti.com/lit/spru811).



**BALL GRID ARRAY** 



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated