









#### TLV7031, TLV7032, TLV7041, TLV7042, TLV7034, TLV7044 SLVSE13I - SEPTEMBER 2017 - REVISED JUNE 2024

# TLV703x and TLV704x Small-Size, Nanopower, Low-Voltage Comparators

#### 1 Features

- Ultra-small X2SON, WSON, WQFN packages
- Tiny SOT-23, SC70, VSSOP, and TSSOP packages
- Wide supply voltage range of 1.6V to 6.5V
- Quiescent supply current of 315nA
- Low propagation delay of 3µs
- Rail-to-rail common-mode input voltage
- Internal hysteresis
- Push-pull output (TLV703x)
- Open-drain output (TLV704x)
- No phase reversal for overdriven inputs
- -40°C to 125°C Operating temperature

## 2 Applications

- Mobile phones and tablets
- Headsets/headphones & earbuds
- PC & notebooks
- **Gas Detector**
- Smoke & heat detector
- **Motion Detector**
- **Gas Meter**
- Servo drive position sensor

## 3 Description

The TLV7031/41 (single-channel), TLV7032/42 (dualchannel), and TLV7034/44 (quad-channel) are lowvoltage, nanoPower comparators. These devices are available in an ultra-small, leadless packages as well as standard 5-pin SC70, SOT-23, VSSOP, and TSSOP packages, making them applicable for spacecritical designs like smartphones, smart meters, and other portable or battery-powered applications.

The TLV703x and TLV704x offer an excellent combination of speed and power, with a propagation delay of 3µs and a quiescent supply current of 315nA.



X2SON Package vs SC70 and US Dime

The benefit of fast response time at nanoPower enables power-conscious systems to monitor and respond quickly to fault conditions. With an operating voltage range of 1.6V to 6.5V, these comparators are compatible with 3V and 5V systems.

The TLV703x and TLV704x also ensure no output phase inversion with overdriven inputs and internal hysteresis, so engineers can use this family of comparators for precision voltage monitoring in harsh, noisy environments where slow-moving input signals must be converted into clean digital outputs.

The TLV703x has a push-pull output stage capable of sinking and sourcing milliamps of current when controlling an LED or driving a capacitive load. The TLV704x has an open-drain output stage that can be pulled beyond V<sub>CC</sub>, making it appropriate for level translators and bipolar to single-ended converters.

#### **Device Information**

| PART NUMBERS          | PACKAGE (PINS) | BODY SIZE (NOM) |  |  |  |
|-----------------------|----------------|-----------------|--|--|--|
|                       | SOT-23 (5)     | 2.90mm × 1.60mm |  |  |  |
| TLV7031, TLV7041      | SC70 (5)       | 2.00mm × 1.25mm |  |  |  |
|                       | X2SON (5)      | 0.80mm × 0.80mm |  |  |  |
| TLV7031L, TLV7041L    | SOT-23 (5)     | 2.90mm × 1.60mm |  |  |  |
| TI.\/70040 TI.\/70440 | SC70 (5)       | 2.00mm × 1.25mm |  |  |  |
| TLV7031S, TLV7041S    | SOT-23 (5)     | 2.90mm × 1.60mm |  |  |  |
|                       | VSSOP (8)      | 3.00mm x 3.00mm |  |  |  |
| TLV7032, TLV7042      | SOT-23 (8)     | 2.90mm x 1.60mm |  |  |  |
|                       | WSON (8)       | 2.00mm x 2.00mm |  |  |  |
| TIN/7004 TIN/7044     | WQFN (16)      | 3.00mm x 3.00mm |  |  |  |
| TLV7034, TLV7044      | TSSOP (14)     | 4.40mm x 5.00mm |  |  |  |
|                       |                |                 |  |  |  |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



I<sub>CC</sub> vs. Supply Voltage



## **Table of Contents**

| 1 Features1                              | 6 Detailed Description17                              |
|------------------------------------------|-------------------------------------------------------|
| 2 Applications1                          | 6.1 Overview17                                        |
| 3 Description1                           | 6.2 Functional Block Diagram17                        |
| 4 Pin Configuration and Functions3       | 6.3 Feature Description17                             |
| Pin Functions3                           | 6.4 Device Functional Modes17                         |
| Pin Functions: TLV7032/424               | 7 Application and Implementation19                    |
| Pin Functions: TLV7034/445               | 7.1 Application Information19                         |
| 5 Specifications6                        | 7.2 Typical Applications22                            |
| 5.1 Absolute Maximum Ratings6            | 7.3 Power Supply Recommendations29                    |
| 5.2 ESD Ratings6                         | 7.4 Layout30                                          |
| 5.3 Recommended Operating Conditions6    | 8 Device and Documentation Support31                  |
| 5.4 Thermal Information (Single)6        | 8.1 Device Support31                                  |
| 5.5 Thermal Information (Dual)7          | 8.2 Documentation Support31                           |
| 5.6 Thermal Information (Quad)7          | 8.3 Receiving Notification of Documentation Updates31 |
| 5.7 Electrical Characteristics (Single)8 | 8.4 Support Resources31                               |
| 5.8 Switching Characteristics (Single)8  | 8.5 Trademarks31                                      |
| 5.9 Electrical Characteristics (Dual)9   | 8.6 Electrostatic Discharge Caution31                 |
| 5.10 Switching Characteristics (Dual)9   | 8.7 Glossary31                                        |
| 5.11 Electrical Characteristics (Quad)10 | 9 Revision History31                                  |
| 5.12 Switching Characteristics (Quad)10  | 10 Mechanical, Packaging, and Orderable               |
| 5.13 Timing Diagrams11                   | Information                                           |
| 5.14 Typical Characteristics12           |                                                       |



## 4 Pin Configuration and Functions

## Pin Functions: TLV70x1, TLV70x1L, and TLV70x1S



Figure 4-1. TLV70x1 Standard "North West" Pinout DBV, DCK, Packages, SOT-23-5, SC-70-5 Top View



Figure 4-2. TLV70x1L "LMC72x5 type" Pinout TLV70x1S Standard "South East" with reversed supplies DBV Package, SOT-23-5 Top View



Figure 4-3. Pinout DBV, DCK Packages, SOT-23-5, SC-70-5 Top View



Figure 4-4. TLV70x1 5-Pin X2SON **Top View** 

#### **Pin Functions**

Table 4-1. Pin Functions: TLV70x1, TLV70x1L, and TLV70x1S

|      | TL     | V7031, TLV7 | 041   | TLV7031L, TLV7041L | TLV7031S, | TLV7041S |     |                         |  |
|------|--------|-------------|-------|--------------------|-----------|----------|-----|-------------------------|--|
| NAME |        | PINS        |       | PINS               | PINS      |          | I/O | DESCRIPTION             |  |
|      | SOT-23 | SC-70       | X2SON | SOT-23             | SOT-23    | SC-70    |     |                         |  |
| OUT  | 1      | 1           | 1     | 1                  | 4         | 4        | 0   | Output                  |  |
| V-   | 2      | 2           | 3     | 5                  | 2         | 2        | -   | Negative Supply Voltage |  |
| IN+  | 3      | 3           | 5     | 3                  | 1         | 1        | I   | Non-Inverting (+) Input |  |
| IN-  | 4      | 4           | 4     | 4                  | 3         | 3        | I   | Inverting (-) Input     |  |
| V+   | 5      | 5           | 2     | 2                  | 5         | 5        | -   | Positive Supply Voltage |  |





Figure 4-5. TLV7032/42 DGK, DDF Packages 8-Pin VSSOP, SOT-23 Top View



A. Connect thermal pad to V-.

Figure 4-6. TLV7032/42 DSG Package 8-Pin WSON With Exposed Thermal Pad Top View

Pin Functions: TLV7032/42

| Р    | NIN | I/O | DESCRIPTION                                                   |  |
|------|-----|-----|---------------------------------------------------------------|--|
| NAME | NO. | "/  | DESCRIPTION                                                   |  |
| INA- | 2   | I   | Inverting input, channel A                                    |  |
| INA+ | 3   | I   | Noninverting input, channel A                                 |  |
| INB- | 6   | I   | ting input, channel B                                         |  |
| INB+ | 5   | I   | Noninverting input, channel B                                 |  |
| OUTA | 1   | 0   | Output, channel A                                             |  |
| OUTB | 7   | 0   | Output, channel B                                             |  |
| VEE  | 4   | _   | ative (lowest) supply or ground (for single-supply operation) |  |
| VCC  | 8   | _   | Positive (highest) supply                                     |  |





Figure 4-7. TLV7034/44 PW Packages 14-Pin TSSOP Top View



A. Connect thermal pad to V-.

Figure 4-8. TLV7034/44 RTE Package 16-Pin WQFN With Exposed Thermal Pad Top View

## Pin Functions: TLV7034/44

|        | PIN   |       | I/O | DESCRIPTION                                                      |
|--------|-------|-------|-----|------------------------------------------------------------------|
| NAME   | TSSOP | WQFN  |     | DESCRIPTION                                                      |
| –IN1 A | 2     | 16    | I   | Inverting input, channel A                                       |
| +IN A  | 3     | 1     | I   | Noninverting input, channel A                                    |
| –IN B  | 6     | 5     | I   | Inverting input, channel B                                       |
| +IN B  | 5     | 4     | I   | Noninverting input, channel B                                    |
| –IN C  | 9     | 8     | I   | Inverting input, channel C                                       |
| +IN C  | 10    | 9     | I   | Noninverting input, channel C                                    |
| –IN D  | 13    | 13    | I   | Inverting input, channel D                                       |
| +IN D  | 12    | 12    | I   | Noninverting input, channel D                                    |
| NC     | _     | 3, 10 | _   | No internal connection                                           |
| OUT A  | 1     | 15    | 0   | Output, channel A                                                |
| OUT B  | 7     | 6     | 0   | Output, channel B                                                |
| OUT C  | 8     | 7     | 0   | Output, channel C                                                |
| OUT D  | 14    | 14    | 0   | Output, channel D                                                |
| VEE    | 11    | 11    | _   | Negative (lowest) supply or ground (for single-supply operation) |
| VCC    | 4     | 2     | _   | Positive (highest) supply                                        |



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                                   | MIN                   | MAX                   | UNIT |
|-------------------------------------------------------------------|-----------------------|-----------------------|------|
| Supply voltage V <sub>S</sub> = V <sub>CC</sub> - V <sub>EE</sub> | -0.3                  | 7                     | V    |
| Input pins (IN+, IN-) <sup>(2)</sup>                              | V <sub>EE</sub> - 0.3 | 7                     | V    |
| Current into Input pins (IN+, IN-)                                |                       | ±10                   | mA   |
| Output (OUT) (TLV703x) <sup>(3)</sup>                             | V <sub>EE</sub> - 0.3 | V <sub>CC</sub> + 0.3 | V    |
| Output (OUT) (TLV704x)                                            | V <sub>EE</sub> - 0.3 | 7                     | V    |
| Output short-circuit duration <sup>(4)</sup>                      |                       | 10                    | S    |
| Junction temperature, T <sub>J</sub>                              |                       | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>                             | -65                   | 150                   | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Input terminals are diode-clamped to V<sub>EE</sub>. Input signals that can swing 0.3V below V<sub>EE</sub> must be current-limited to 10mA or less
- (3) Output maximum is  $(V_{CC} + 0.3V)$  or 7V, whichever is less.
- (4) Short-circuit to ground, one comparator per package.

## 5.2 ESD Ratings

|      |     |               |                                                                                | VALUE | UNIT |
|------|-----|---------------|--------------------------------------------------------------------------------|-------|------|
| \/.  |     | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| \v(E | SD) | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                        | MIN                   | MAX                   | UNIT |
|----------------------------------------|-----------------------|-----------------------|------|
| Supply voltage $V_S = V_{CC} - V_{EE}$ | 1.6                   | 6.5                   | V    |
| Input voltage range                    | V <sub>EE</sub> - 0.1 | V <sub>CC</sub> + 0.1 | V    |
| Ambient temperature, T <sub>A</sub>    | -40                   | 125                   | °C   |

## **5.4 Thermal Information (Single)**

|                        |                                              |             | TLV7031/TLV7041 |            |      |
|------------------------|----------------------------------------------|-------------|-----------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DPW (X2SON) | DBV (SOT-23)    | DCK (SC70) | UNIT |
|                        |                                              | 5 PINS      | 5 PINS          | 5 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 533.2       | 297.2           | 278.8      | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | 302.7       | 224.7           | 186.6      | °C/W |
| R <sub>θJB</sub>       | Junction-to-board thermal resistance         | 408.3       | 200.1           | 113.2      | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 71.5        | 141.2           | 82.3       | °C/W |
| $\Psi_{JB}$            | Junction-to-board characterization parameter | 405.9       | 198.9           | 112.4      | °C/W |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | 188.3       | N/A             | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 5.5 Thermal Information (Dual)

|                       |                                              |             | TLV7032/TLV7042 |            |      |
|-----------------------|----------------------------------------------|-------------|-----------------|------------|------|
|                       | THERMAL METRIC(1)                            | DGK (VSSOP) | DDF (SOT-23)    | DSG (WSON) | UNIT |
|                       |                                              | 8 PINS      | 8 PINS          | 8 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 211.7       | 212.5           | 106.1      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 96.1        | 127.3           | 127.3      | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 133.5       | 129.2           | 72.5       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 28.3        | 25.8            | 16.8       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 131.7       | 129.0           | 72.2       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A             | 47.6       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **5.6 Thermal Information (Quad)**

|                       |                                              | TLV7      | 7034/44    |      |  |
|-----------------------|----------------------------------------------|-----------|------------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | RTE (QFN) | PW (TSSOP) | UNIT |  |
|                       |                                              | 16 PINS   | 14 PINS    |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 65.4      | 131.0      | °C/W |  |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 70.2      | 60.5       | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 40.5      | 74.1       | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 5.6       | 12.6       | °C/W |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 40.5      | 73.5       | °C/W |  |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 24.1      | n/a        | °C/W |  |



## **5.7 Electrical Characteristics (Single)**

 $V_S$  = 1.8V to 5V,  $V_{CM}$  =  $V_S$  / 2; minimum and maximum values are at  $T_A$  = -40°C to +125°C (unless otherwise noted). Typical values are at  $T_A$  = 25°C.

|                  | PARAMETER                                        | TEST CONDITIONS                                                       | MIN             | TYP  | MAX                   | UNIT |
|------------------|--------------------------------------------------|-----------------------------------------------------------------------|-----------------|------|-----------------------|------|
| V <sub>IO</sub>  | Input Offset Voltage                             | V <sub>S</sub> = 1.8V and 5V, V <sub>CM</sub> = VS / 2                |                 | ±0.1 | ±8                    | mV   |
| V <sub>HYS</sub> | Hysteresis                                       | $V_S$ = 1.8V and 5V, $V_{CM}$ = VS / 2, $T_A$ = 25°C                  | 2               | 7    | 17                    | mV   |
| V <sub>CM</sub>  | Common-mode voltage range                        |                                                                       | V <sub>EE</sub> |      | V <sub>CC</sub> + 0.1 | V    |
| I <sub>B</sub>   | Input bias current                               |                                                                       |                 | 2    |                       | pA   |
| Ios              | Input offset current                             |                                                                       |                 | 1    |                       | pA   |
| V <sub>OH</sub>  | Output voltage high (for TLV7031 only)           | V <sub>S</sub> = 5V, V <sub>EE</sub> = 0V, I <sub>O</sub> = 3mA       | 4.65            | 4.8  |                       | V    |
| V <sub>OL</sub>  | Output voltage low                               | V <sub>S</sub> = 5V, V <sub>EE</sub> = 0V, I <sub>O</sub> = 3mA       |                 | 250  | 350                   | mV   |
| I <sub>LKG</sub> | Open-drain output leakage current (TLV7041 only) | $V_S = 5V$ , $V_{ID} = +0.1V$ (output high),<br>$V_{PULLUP} = V_{CC}$ |                 | 100  |                       | pA   |
| CMRR             | Common-mode rejection ratio                      | $V_{EE} < V_{CM} < V_{CC}, V_S = 5V$                                  |                 | 73   |                       | dB   |
| PSRR             | Power supply rejection ratio                     | $V_{\rm S}$ = 1.8V to 5V, $V_{\rm CM}$ = $V_{\rm S}$ / 2              |                 | 77   |                       | dB   |
|                  | Ch and aircrait arrows at                        | VS = 5V, sourcing                                                     |                 | 29   |                       | ^    |
| I <sub>SC</sub>  | Short-circuit current                            | VS = 5V, sinking                                                      |                 | 33   |                       | mA   |
| I <sub>cc</sub>  | Supply current                                   | $V_S$ = 1.8V, no load, $V_{ID}$ = -0.1V (Output Low)                  |                 | 335  | 900                   | nA   |

## **5.8 Switching Characteristics (Single)**

Typical values are at  $T_A$  = 25°C,  $V_S$  = 5V,  $V_{CM}$  =  $V_S$  / 2; CL = 15pF, input overdrive = 100mV (unless otherwise noted).

|                  | PARAMETER                                                             | TEST CONDITIONS                                                                                        | MIN | TYP | MAX | UNIT |
|------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PHL</sub> | Propagation delay time, high to-low (RP = $2.5 k\Omega$ TLV7041 only) | Midpoint of input to midpoint of output, V <sub>OD</sub> = 100mV                                       |     | 3   |     | μs   |
| t <sub>PLH</sub> | Propagation delay time, low-to high (RP = 2.5kΩ TLV7041 only)         | Midpoint of input to midpoint of output,<br>V <sub>OD</sub> = 100mV                                    |     | μs  |     |      |
| t <sub>R</sub>   | Rise time (TLV7031 only)                                              | Measured from 10% to 90%                                                                               |     | 4.5 |     | ns   |
| t <sub>F</sub>   | Fall time                                                             | Measured from 10% to 90%                                                                               |     | 4.5 |     | ns   |
| t <sub>ON</sub>  | Power-up time                                                         | During power on, V <sub>CC</sub> must exceed 1.6V for 200 µs before the output will reflect the input. |     | 200 |     | μs   |



## 5.9 Electrical Characteristics (Dual)

 $V_S$  = 1.8V to 5V,  $V_{CM}$  =  $V_S$  / 2; minimum and maximum values are at  $T_A$  = -40°C to +125°C (unless otherwise noted). Typical values are at  $T_A$  = 25°C.

|                  | PARAMETER                                        | TEST CONDITIONS                                                       | MIN             | TYP  | MAX                   | UNIT |  |
|------------------|--------------------------------------------------|-----------------------------------------------------------------------|-----------------|------|-----------------------|------|--|
| V <sub>IO</sub>  | Input Offset Voltage                             | V <sub>S</sub> = 1.8V and 5V, V <sub>CM</sub> = VS / 2                |                 | ±0.1 | ±8                    | mV   |  |
| V <sub>HYS</sub> | Hysteresis                                       | V <sub>S</sub> = 1.8V and 5V, V <sub>CM</sub> = VS / 2                | 3               | 10   | 25                    | mV   |  |
| V <sub>CM</sub>  | Common-mode voltage range                        |                                                                       | V <sub>EE</sub> |      | V <sub>CC</sub> + 0.1 | V    |  |
| I <sub>B</sub>   | Input bias current                               |                                                                       |                 | 2    |                       | pA   |  |
| Ios              | Input offset current                             |                                                                       |                 | 1    |                       | pA   |  |
| V <sub>OH</sub>  | Output voltage high (for TLV7032 only)           | V <sub>S</sub> = 5V, V <sub>EE</sub> = 0V, I <sub>O</sub> = 3mA       | 4.65            | 4.8  |                       | V    |  |
| V <sub>OL</sub>  | Output voltage low                               | $V_S = 5V, V_{EE} = 0V, I_O = 3mA$                                    |                 | 250  | 350                   | mV   |  |
| I <sub>LKG</sub> | Open-drain output leakage current (TLV7042 only) | $V_S = 5V$ , $V_{ID} = +0.1V$ (output high),<br>$V_{PULLUP} = V_{CC}$ |                 | 100  |                       | pA   |  |
| CMRR             | Common-mode rejection ratio                      | $V_{EE} < V_{CM} < V_{CC}, V_{S} = 5V$                                |                 | 73   |                       | dB   |  |
| PSRR             | Power supply rejection ratio                     | $V_S = 1.8V \text{ to 5V}, V_{CM} = V_S / 2$                          |                 | 77   |                       | dB   |  |
|                  | Chart sireuit aurrent                            | VS = 5V, sourcing (for TLV7032 only)                                  |                 | 29   |                       | A    |  |
| I <sub>SC</sub>  | Short-circuit current                            | VS = 5V, sinking                                                      | 33              |      |                       | mA   |  |
| I <sub>CC</sub>  | Supply current / Channel                         | $V_S$ = 1.8V, no load, $V_{ID}$ = -0.1V (Output Low)                  |                 | 315  | 750                   | nA   |  |
|                  |                                                  | 1                                                                     | 1               |      |                       |      |  |

## **5.10 Switching Characteristics (Dual)**

Typical values are at  $T_A = 25$ °C,  $V_S = 5$ V,  $V_{CM} = V_S / 2$ ; CL = 15pF, input overdrive = 100mV (unless otherwise noted).

| 71               | - and - c - c - c - c - c - c - c - c - c -                                                 | , · C/v/ · · · · · · · · · · · · · · · · · ·                                                      |     |     |     |      |  |
|------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
|                  | PARAMETER                                                                                   | TEST CONDITIONS                                                                                   | MIN | TYP | MAX | UNIT |  |
| t <sub>PHL</sub> | Propagation delay time, high to-<br>low (RP = $4.99k\Omega$ TLV7042<br>only) <sup>(1)</sup> | Midpoint of input to midpoint of output,<br>V <sub>OD</sub> = 100mV                               |     | 3   |     | μs   |  |
| t <sub>PLH</sub> | Propagation delay time, low-to high (RP = $4.99k\Omega$ TLV7042 only) <sup>(1)</sup>        | Midpoint of input to midpoint of output, V <sub>OD</sub> = 100mV                                  |     |     |     |      |  |
| t <sub>R</sub>   | Rise time (TLV7032 only)                                                                    | Measured from 20% to 80% 4.5                                                                      |     |     | ns  |      |  |
| t <sub>F</sub>   | Fall time                                                                                   | Measured from 20% to 80%                                                                          |     | 4.5 |     | ns   |  |
| t <sub>ON</sub>  | Power-up time                                                                               | During power on, $V_{CC}$ must exceed 1.6V for $t_{ON}$ before the output will reflect the input. |     | 200 |     | μs   |  |

<sup>(1)</sup> The lower limit for RP is  $650\Omega$ 

## 5.11 Electrical Characteristics (Quad)

 $V_S$  = 1.8V to 5V,  $V_{CM}$  =  $V_S$  / 2; minimum and maximum values are at  $T_A$  = -40°C to +125°C (unless otherwise noted). Typical values are at  $T_A$  = 25°C.

|                  | PARAMETER                                        | TEST CONDITIONS                                                           | MIN             | TYP  | MAX                   | UNIT |  |
|------------------|--------------------------------------------------|---------------------------------------------------------------------------|-----------------|------|-----------------------|------|--|
| V <sub>IO</sub>  | Input Offset Voltage                             | $V_S$ = 1.8V and 5V, $V_{CM}$ = VS / 2                                    |                 | ±0.1 | ±8                    | mV   |  |
| V <sub>HYS</sub> | Hysteresis                                       | V <sub>S</sub> = 1.8V and 5V, V <sub>CM</sub> = VS / 2                    | 3               | 10   | 25                    | mV   |  |
| V <sub>CM</sub>  | Common-mode voltage range                        |                                                                           | V <sub>EE</sub> |      | V <sub>CC</sub> + 0.1 | V    |  |
| I <sub>B</sub>   | Input bias current                               |                                                                           |                 | 2    |                       | pA   |  |
| Ios              | Input offset current                             |                                                                           |                 | 1    |                       | pA   |  |
| V <sub>OH</sub>  | Output voltage high (for TLV7034 only)           | V <sub>S</sub> = 5V, V <sub>EE</sub> = 0V, I <sub>O</sub> = 3mA           | 4.65            | 4.8  |                       | V    |  |
| V <sub>OL</sub>  | Output voltage low                               | $V_S = 5V, V_{EE} = 0V, I_O = 3mA$                                        |                 | 250  | 350                   | mV   |  |
| I <sub>LKG</sub> | Open-drain output leakage current (TLV7044 only) | $V_S = 5V$ , $V_{ID} = +0.1V$ (output high),<br>$V_{PULLUP} = V_{CC}$     |                 | 100  |                       | pA   |  |
| CMRR             | Common-mode rejection ratio                      | V <sub>EE</sub> < V <sub>CM</sub> < V <sub>CC</sub> , V <sub>S</sub> = 5V |                 | 73   |                       | dB   |  |
| PSRR             | Power supply rejection ratio                     | $V_S = 1.8V \text{ to 5V}, V_{CM} = V_S / 2$                              |                 | 77   |                       | dB   |  |
|                  | Chart sire it aureant                            | VS = 5V, sourcing (for TLV7034 only)                                      |                 | 29   |                       | Λ    |  |
| I <sub>SC</sub>  | Short-circuit current                            | VS = 5V, sinking                                                          |                 | 33   |                       | mA   |  |
| I <sub>CC</sub>  | Supply current / Channel                         | $V_S = 1.8V$ , no load, $V_{ID} = -0.1V$ (Output Low)                     |                 | 315  | 750                   | nA   |  |
|                  |                                                  | 1                                                                         |                 |      |                       |      |  |

## 5.12 Switching Characteristics (Quad)

Typical values are at  $T_A = 25$ °C,  $V_S = 5$ V,  $V_{CM} = V_S / 2$ ; CL = 15pF, input overdrive = 100mV (unless otherwise noted).

|                                                                                   | PARAMETER                                                                      | TEST CONDITIONS                                                                                  | MIN | TYP | MAX | UNIT |
|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Propagation delay time, high to-<br>low (RP = $4.99$ kΩ TLV7044<br>only) $^{(1)}$ |                                                                                | Midpoint of input to midpoint of output,<br>V <sub>OD</sub> = 100mV                              |     | 3   |     | μs   |
| t <sub>PLH</sub>                                                                  | Propagation delay time, low-to high (RP = $4.99k\Omega$ TLV7044 only) $^{(1)}$ | Aidpoint of input to midpoint of output,  /OD = 100mV                                            |     |     |     |      |
| t <sub>R</sub>                                                                    | Rise time (TLV7034 only)                                                       | Measured from 20% to 80%                                                                         |     | 4.5 |     | ns   |
| t <sub>F</sub>                                                                    | Fall time                                                                      | Measured from 20% to 80%                                                                         |     | 4.5 |     | ns   |
| t <sub>ON</sub>                                                                   | Power-up time                                                                  | During power on, $V_{CC}$ must exceed 1.6V for $t_{ON}$ before the output will reflect the input |     | 400 |     | μs   |

(1) The lower limit for RP is  $650\Omega$ 



## 5.13 Timing Diagrams



Figure 5-1. Start-Up Time Timing Diagram (IN+ > IN-)



Figure 5-2. Propagation Delay Timing Diagram

## Note

The propagation delays  $t_{\text{pLH}}$  and  $t_{\text{pHL}}$  include the contribution of input offset and hysteresis.

#### **5.14 Typical Characteristics**

$$T_A = 25$$
°C,  $V_{CC} = 5V$ ,  $V_{EE} = 0V$ ,  $V_{CM} = V_{CC}/2$ ,  $C_L = 15pF$ 





$$T_A = 25$$
°C,  $V_{CC} = 5$ V,  $V_{EE} = 0$ V,  $V_{CM} = V_{CC}/2$ ,  $C_L = 15$ pF



$$T_A = 25$$
°C,  $V_{CC} = 5V$ ,  $V_{EE} = 0V$ ,  $V_{CM} = V_{CC}/2$ ,  $C_L = 15pF$ 





$$T_A = 25$$
°C,  $V_{CC} = 5$ V,  $V_{EE} = 0$ V,  $V_{CM} = V_{CC}/2$ ,  $C_L = 15$ pF



$$T_A = 25$$
°C,  $V_{CC} = 5$ V,  $V_{EE} = 0$ V,  $V_{CM} = V_{CC}/2$ ,  $C_L = 15$ pF





#### 6 Detailed Description

#### 6.1 Overview

The TLV703x and TLV704x are nano-power comparators with push-pull and open-drain outputs. Operating from 1.6V to 6.5V and consuming only 315nA, the TLV703x and TLV704x are designed for portable and industrial applications. The TLV703x and TLV704x are available in a variety of leadless and leaded packages to offer significant board space saving in space-challenged designs.

#### 6.2 Functional Block Diagram



#### **6.3 Feature Description**

The TLV703x and TLV704x devices are nanoPower comparators that are capable of operating at low voltages. The TLV703x and TLV704x feature a rail-to-rail input stage capable of operating up to 100mV beyond the VCC power supply rail. The TLV703x (push-pull) and TLV704x (open-drain) also feature internal hysteresis.

#### 6.4 Device Functional Modes

The TLV703x and TLV704x have a power-on-reset (POR) circuit. While the power supply  $(V_S)$  is less than the minimum supply voltage, either upon ramp-up or ramp-down, the POR circuitry is activated.

For the TLV703x, the POR circuit holds the output low (at V<sub>FF</sub>) while activated.

For the TLV704x, the POR circuit keeps the output high impedance (logical high) while activated.

When the supply voltage is greater than, or equal to, the minimum supply voltage, the comparator output reflects the state of the differential input  $(V_{ID})$ .

#### 6.4.1 Inputs

The TLV703x and TLV704x input common-mode extends from  $V_{EE}$  to 100mV above  $V_{CC}$ . The differential input voltage ( $V_{ID}$ ) can be any voltage within these limits. No phase inversion of the comparator output occurs when the input pins exceed  $V_{CC}$  and  $V_{EE}$ .

The input of TLV703x and TLV704x is fault tolerant. It maintains the same high input impedance when  $V_{CC}$  is unpowered or ramping up. The input can be safely driven up to the specified maximum voltage (7V) with  $V_{CC}$  = 0V or any value up to the maximum specified. The  $V_{CC}$  is isolated from the input such that it maintains its value even when a higher voltage is applied to the input.

The input bias current is typically 1pA for input voltages between  $V_{CC}$  and  $V_{EE}$ . The comparator inputs are protected from voltages below  $V_{EE}$  by internal diodes connected to  $V_{EE}$ . As the input voltage goes under  $V_{EE}$ , the protection diodes become forward biased and begin to conduct causing the input bias current to increase exponentially. Input bias current typically doubles every 10°C temperature increases.

## 6.4.2 Internal Hysteresis

The device hysteresis transfer curve is shown in Figure 6-1. This curve is a function of three components:  $V_{TH}$ ,  $V_{OS}$ , and  $V_{HYST}$ :

- V<sub>TH</sub> is the actual set voltage or threshold trip voltage.
- V<sub>OS</sub> is the internal offset voltage between V<sub>IN+</sub> and V<sub>IN-</sub>. This voltage is added to V<sub>TH</sub> to form the actual trip
  point at which the comparator must respond to change output states.
- V<sub>HYST</sub> is the internal hysteresis (or trip window) that is designed to reduce comparator sensitivity to noise (7mV for both TLV703x and TLV704x).



Figure 6-1. Hysteresis Transfer Curve

#### 6.4.3 Output

The TLV703x features a push-pull output stage eliminating the need for an external pullup resistor. On the other hand, the TLV704x features an open-drain output stage enabling the output logic levels to be pulled up to an external source up to 6.5V independent of the supply voltage.



## 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 7.1 Application Information

The TLV703x and TLV704x are nano-power comparators with reasonable response time. The comparators have a rail-to-rail input stage that can monitor signals beyond the positive supply rail with integrated hysteresis. When higher levels of hysteresis are required, positive feedback can be externally added. The push-pull output stage of the TLV703x is optimal for reduced power budget applications and features no shoot-through current. When level shifting or wire-ORing of the comparator outputs is needed, the TLV704x with its open-drain output stage is well suited to meet the system needs. In either case, the wide operating voltage range, low quiescent current, and small size of the TLV703x and TLV704x make these comparators excellent candidates for battery-operated and portable, handheld designs.

#### 7.1.1 Inverting Comparator With Hysteresis for TLV703x

The inverting comparator with hysteresis requires a three-resistor network that is referenced to the comparator supply voltage ( $V_{CC}$ ), as shown in Figure 7-1. When  $V_{IN}$  at the inverting input is less than  $V_A$ , the output voltage is high (for simplicity, assume  $V_O$  switches as high as  $V_{CC}$ ). The three network resistors can be represented as R1 || R3 in series with R2. Equation 1 defines the high-to-low trip voltage ( $V_{A1}$ ).

$$V_{A1} = V_{CC} \times \frac{R2}{(R1 \parallel R3) + R2}$$
 (1)

When  $V_{IN}$  is greater than  $V_A$ , the output voltage is low, very close to ground. In this case, the three network resistors can be presented as R2 || R3 in series with R1. Use Equation 2 to define the low to high trip voltage  $(V_{A2})$ .

$$V_{A2} = V_{CC} \times \frac{R2 \parallel R3}{R1 + (R2 \parallel R3)}$$
 (2)

Equation 3 defines the total hysteresis provided by the network.

$$\Delta V_{A} = V_{A1} - V_{A2} \tag{3}$$





Figure 7-1. TLV703x in an Inverting Configuration With Hysteresis

#### 7.1.2 Noninverting Comparator With Hysteresis for TLV703x

A noninverting comparator with hysteresis requires a two-resistor network, as shown in Figure 7-2, and a voltage reference ( $V_{REF}$ ) at the inverting input. When  $V_{IN}$  is low, the output is also low. For the output to switch from low to high,  $V_{IN}$  must rise to  $V_{IN1}$ . Use Equation 4 to calculate  $V_{IN1}$ .

$$V_{IN1} = R1 \times \frac{V_{REF}}{R2} + V_{REF} \tag{4}$$

When  $V_{IN}$  is high, the output is also high. For the comparator to switch back to a low state,  $V_{IN}$  must drop to  $V_{IN2}$  such that  $V_A$  is equal to  $V_{REF}$ . Use Equation 5 to calculate  $V_{IN2}$ .

$$V_{IN2} = \frac{V_{REF} (R1 + R2) - V_{CC} \times R1}{R2}$$
 (5)

The hysteresis of this circuit is the difference between  $V_{IN1}$  and  $V_{IN2}$ , as shown in Equation 6.

$$\Delta V_{IN} = V_{CC} \times \frac{R1}{R2}$$
 (6)





Figure 7-2. TLV703x in a Noninverting Configuration With Hysteresis

## 7.2 Typical Applications

#### 7.2.1 Window Comparator

Window comparators are commonly used to detect undervoltage and overvoltage conditions. Figure 7-3 shows a simple window comparator circuit.



Figure 7-3. TLV704x-Based Window Comparator

#### 7.2.1.1 Design Requirements

For this design, follow these design requirements:

- Alert (logic low output) when an input signal is less than 1.1V
- Alert (logic low output) when an input signal is greater than 2.2V
- Alert signal is active low
- Operate from a 3.3V power supply

### 7.2.1.2 Detailed Design Procedure

Configure the circuit as shown in Figure 7-3. Connect  $V_{CC}$  to a 3.3V power supply and  $V_{EE}$  to ground. Make R1, R2, and R3 each  $10M\Omega$  resistors. These three resistors are used to create the positive and negative thresholds for the window comparator ( $V_{TH+}$  and  $V_{TH-}$ ). With each resistor being equal,  $V_{TH+}$  is 2.2V and  $V_{TH-}$  is 1.1V. Large resistor values such as  $10M\Omega$  are used to minimize power consumption. The sensor output voltage is applied to the inverting and noninverting inputs of the two TLV704x devices. The TLV704x is used for its open-drain output configuration. Using the TLV704x allows the two comparator outputs to be wire-ored together. The respective comparator outputs are low when the sensor is less than 1.1V or greater than 2.2V.  $V_{OUT}$  is high when the sensor is in the range of 1.1V to 2.2V.

#### 7.2.1.3 Application Curve



Figure 7-4. Window Comparator Results

## 7.2.2 IR Receiver Analog Front End

A single TLV703x device can be used to build a complete IR receiver analog front end (AFE). The nanoamp quiescent current and low input bias current make it possible to be powered with a coin cell battery, which could last for years.



Copyright © 2017, Texas Instruments Incorporated

Figure 7-5. IR Receiver Analog Front End Using TLV703x

#### 7.2.2.1 Design Requirements

For this design, follow these design requirements:

- Use a proper resistor (R<sub>1</sub>) value to generate an adequate signal amplitude applied to the inverting input of the comparator.
- The low input bias current I<sub>B</sub> (2 pA typical) ensures that a greater value of R1 to be used.
- The RC constant value (R<sub>2</sub> and C<sub>1</sub>) must support the targeted data rate (that is, 9,600 bauds) in order to maintain a valid tripping threshold.
- The hysteresis introduced with R<sub>3</sub> and R<sub>4</sub> helps to avoid spurious output toggles.

#### 7.2.2.2 Detailed Design Procedure

The IR receiver AFE design is highly streamlined and optimized.  $R_1$  converts the IR light energy induced current into voltage and applies to the inverting input of the comparator. The RC network of  $R_2$  and  $C_1$  establishes a reference voltage  $V_{ref}$ , which tracks the mean amplitude of the IR signal. The noninverting input is directly connected to  $V_{ref}$  through R3. R3 and R4 are used to produce a hysteresis to keep transitions free of spurious toggles. To reduce the current drain from the coin cell battery, data transmission must be short and infrequent.

More technical details are provided in the TI TechNote Low Power Comparator for Signal Processing and Wake-Up Circuit in Smart Meters (SNVA808).

#### 7.2.2.3 Application Curve



Figure 7-6. IR Receiver AFE Waveforms



## 7.2.3 Square-Wave Oscillator

A square-wave oscillator can be used as low-cost timing reference or system supervisory clock source.



Figure 7-7. Square-Wave Oscillator

#### 7.2.3.1 Design Requirements

The square-wave period is determined by the RC time constant of the capacitor and resistor. The maximum frequency is limited by the propagation delay of the device and the capacitance load at the output. The low input bias current allows a lower capacitor value and larger resistor value combination for a given oscillator frequency, which may help reduce BOM cost and board space.

#### 7.2.3.2 Detailed Design Procedure

The oscillation frequency is determined by the resistor and capacitor values. The following section provides details to calculate these component values.



Figure 7-8. Square-Wave Oscillator Timing Thresholds

First consider the output of figure Figure 7-7 is high, which indicates the inverted input  $V_C$  is lower than the noninverting input  $(V_A)$ . This causes the  $C_1$  to be charged through  $R_4$ , and the voltage  $V_C$  increases until it is equal to the noninverting input. The value of  $V_A$  at the point is calculated by Equation 7.

$$V_{A1} = \frac{V_{CC} \times R_2}{R_2 + R_1 IIR_3} \tag{7}$$

If  $R_1 = R_2 = R_3$ , then  $V_{A1} = 2 V_{CC}/3$ 



At this time the comparator output trips pulling down the output to the negative rail. The value of  $V_A$  at this point is calculated by Equation 8.

$$V_{A2} = \frac{V_{CC}(R_2 IIR_3)}{R_1 + R_2 IIR_3}$$
 (8)

If 
$$R_1 = R_2 = R_3$$
, then  $V_{A2} = V_{CC}/3$ 

The  $C_1$  now discharges though the  $R_4$ , and the voltage  $V_{CC}$  decreases until it reaches  $V_{A2}$ . At this point, the output switches back to the starting state. The oscillation period equals the time duration from  $2V_{CC}$  / 3 to  $V_{CC}$  / 3 then back to  $2V_{CC}$  / 3, which is given by  $R_4C_1 \times ln2$  for each trip. Therefore, the total time duration is calculated as  $2R_4C_1 \times ln2$ . The oscillation frequency can be obtained by Equation 9:

$$f = 1/(2 R4 \times C1 \times In2)$$
(9)

#### 7.2.3.3 Application Curve

Figure 7-9 shows the simulated results of an oscillator using the following component values:

- $R_1 = R_2 = R_3 = R_4 = 100k\Omega$
- $C_1 = 100pF, C_L = 20pF$
- V+ = 5V, V- = GND
- $C_{strav}$  (not shown) from  $V_A$  to GND = 10pF



Figure 7-9. Square-Wave Oscillator Output Waveform



#### 7.2.4 Quadrature Rotary Encoder

A quadrature encoder for rotary motors/shafts utilizing a Tunneling Magnetoresitance (TMR) Rotation Sensor can track the position of the motor shaft even when power is turned off, while the TLV7032 provides additional hysteresis to prevent unwanted output toggling between quadrants. The TLV7032 can be used with other sensing techniques as well, such as optical, capacitive, or inductive.



Figure 7-10. Quadrant Encoder Detector

#### 7.2.4.1 Design Requirements

TMR Rotation Sensors general have two digital, binary outputs that are 90 degrees out of phase. The TLV7032 can be used to provide additional hysteresis to ensure there isn't any unwanted toggling of the output when the sensors are between the transition points of two quadrants. The TLV7032 already provides 10mV of typical internal hysteresis. By dividing down the output voltage from the rotation sensor using a voltage divider, the internal hysteresis will be scaled up by the same voltage divider ratio.



Figure 7-11. Voltage Divider Equation

#### 7.2.4.2 Detailed Design Procedure

First, choose a target range of hysteresis to achieve. For this design example, 50mV of hysteresis will be the target. Since the TLV7032 already has 10mV (typ) of internal hysteresis, the voltage output from the TMR Rotation Sensor should be scaled down by a factor of 5. This way, the 10mV of internal hysteresis gets scaled up by a factor of 5, resulting in 50mV of hysteresis. The minimum output HIGH level for the TMR Rotation Sensor used in Figure 47 is 5.25V. Since 5.25V will be the minimum output high value, it can be used to substitute  $V_{\text{IN}}$  from the Voltage Divider Equation in Figure 48. Since the voltage from the TMR rotation sensor needs to be scaled down by a factor of 5, the equation in Figure 48 can be rewritten as:

$$\frac{1}{5} = \frac{R_2}{R_1 + R_2}$$

The above equation can be solved for using standard resistor values, where  $R_1$  = 100k $\Omega$ , and  $R_2$  = 24.9k $\Omega$ . The minimum voltage seen at the noninverting pins of the comparator when the output is HIGH will be 1.05V. To make the device transition at 50% output high level, the inverting pins of the TLV7032 should be tied to a 0.525V reference.

#### 7.2.4.3 Application Curve

Figure 49 shows the TLV7032 achieving approximately 50mV of hysteresis using the following component values:

- $R_1 = 100k\Omega$
- $R_2 = 24.9k\Omega$
- V<sub>RFF</sub> (IN-) = 0.525V



Figure 7-12. DC Input Voltage Sweep



## 7.3 Power Supply Recommendations

The TLV703x and TLV704x have a recommended operating voltage range ( $V_S$ ) of 1.6V to 6.5V.  $V_S$  is defined as  $V_{CC} - V_{EE}$ . Therefore, the supply voltages used to create  $V_S$  can be single-ended or bipolar. For example, single-ended supply voltages of 5V and 0V and bipolar supply voltages of +2.5V and -2.5V create comparable operating voltages for  $V_S$ . However, when bipolar supply voltages are used, it is important to realize that the logic low level of the comparator output is referenced to  $V_{EE}$ .

Output capacitive loading and output toggle rate causes the average supply current to rise over the quiescent current.

#### 7.4 Layout

#### 7.4.1 Layout Guidelines

To reduce PCB fabrication cost and improve reliability, TI recommends using a 4-mil via at the center pad connected to the ground trace or plane on the bottom layer.

TI recommends a power-supply bypass capacitor of 100nF when supply output impedance is high, supply traces are long, or when excessive noise is expected on the supply lines. Bypass capacitors are also recommended when the comparator output drives a long trace or is required to drive a capacitive load. Due to the fast rising and falling edge rates and high-output sink and source capability of the TLV703x and TLV704x output stages, higher than normal quiescent current can be drawn from the power supply. Under this circumstance, the system would benefit from a bypass capacitor across the supply pins.

#### 7.4.2 Layout Example



Figure 7-13. Layout Example

The application report *Designing and Manufacturing With TI's X2SON Packages* (SCEA055) helps PCB designers to achieve optimal designs.



## 8 Device and Documentation Support

## 8.1 Device Support

#### 8.1.1 Development Support

#### 8.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV70x1 device family. The TLV7011 Micro-Power Comparator Dip Adaptor Evaluation Module can be requested at the Texas Instruments website through the product folder or purchased directly from the TI eStore.

## 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation, see the following:

- Designing and Manufacturing With TI's X2SON Packages (SCEA055)
- Low Power Comparator for Signal Processing and Wake-Up Circuit in Smart Meters (SNVA808)

#### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# 

# Changes from Revision G (Nov 2020) to Revision H (July 2021) Releasing TSSOP package option......

Page

Releasing TSSOP package option......1



| Cr       | nanges from Revision F (November 2019) to Revision G (December 2020)                                                                                                                                      | Page               |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| •        | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                            | 1                  |
| •        | Added SOT-23 (8) and WSON (8) for dual channel options                                                                                                                                                    | 1                  |
|          |                                                                                                                                                                                                           |                    |
| Cr       | nanges from Revision E (June 2019) to Revision F (November 2019)                                                                                                                                          | Page               |
|          | Added quad channel versions                                                                                                                                                                               |                    |
|          | Added SOT-23 (8) and WSON (8) for dual channel options                                                                                                                                                    |                    |
| •        | Added QUAD package options                                                                                                                                                                                | <mark>1</mark>     |
| •<br>—   | Added TSSOP and RTE pinout information to Pin Configuration and Functions section                                                                                                                         | 4<br>———           |
| Ch       | nanges from Revision D (April 2019) to Revision E (June 2019)                                                                                                                                             | Page               |
|          | Changed VOH min from 4.7V to 4.65V for all package options in EC Table (Single)                                                                                                                           |                    |
|          | Changed VOL max from 300mV to 350mV for all package options in EC Table (Single)                                                                                                                          |                    |
|          | Deleted separate rows for VOH & VOL for DBV package options only in EC Table (Single)                                                                                                                     |                    |
| _        | Deleted separate rows for VOTT & VOL for DBV package options only in EO Table (Single)                                                                                                                    |                    |
| Cł       | nanges from Revision C (March 2019) to Revision D (April 2019)                                                                                                                                            | Page               |
|          | Added separate rows for VOH & VOL for DBV package options in EC Table (Single)                                                                                                                            |                    |
| Cr<br>•  | nanges from Revision B (May 2018) to Revision C (March 2019)  Added dual channel versions in VSSOP package                                                                                                | 1                  |
| •        | Changed TLV7031 to TLV703x and TLV7041 to TLV704x throughout the document                                                                                                                                 | 1                  |
|          | Added dual channel versions                                                                                                                                                                               |                    |
| •        | Added Device Information dual channel versions in VSSOP package                                                                                                                                           | <mark>1</mark>     |
| <u>.</u> | Deleted The SOT-23 package is in preview only                                                                                                                                                             | 1<br>———           |
| Cr       | nanges from Revision A (January 2018) to Revision B (May 2018)                                                                                                                                            | Page               |
| •        | Changed the preview SC70 package to production data                                                                                                                                                       |                    |
|          |                                                                                                                                                                                                           |                    |
| Cr       | nanges from Revision * (September 2017) to Revision A (January 2018)                                                                                                                                      | Page               |
| •        | Changed data sheet title from: TLV7031/TLV7041 Small-Size, nanoPower, Low-Voltage Comparators                                                                                                             | s to:              |
|          | TLV7031 and TLV7041 Small Size, nanopower, Low-Voltage Comparators                                                                                                                                        | <mark>1</mark>     |
| •        | Added Internal Hysteresis bullet to Features                                                                                                                                                              |                    |
| •        | Specified which device has push-pull output and open-drain output options in Features                                                                                                                     |                    |
| •        | Removed (TLV7031) from key graphic title because the graph covers both the TLV7031 and TLV704 devices                                                                                                     |                    |
|          | Added X2SON tablenote to <i>Pin Functions</i> table                                                                                                                                                       |                    |
|          | Changed Figure 5-2                                                                                                                                                                                        |                    |
|          | Added note to the <i>Timing Diagrams</i> section                                                                                                                                                          |                    |
| •        | Smoothed Propagation Delay plots in Figure 5-31 through                                                                                                                                                   |                    |
| •        | Changed vertical labels on Figure 5-20, Figure 5-21, Figure 5-17, and Figure 5-30                                                                                                                         |                    |
| •        | Changed Functional Block Diagram                                                                                                                                                                          |                    |
| •        | Changed text 'the TLV7041 features an open-drain output stage enabling the output logic levels to be up to an external source up to 7 V' to 'the TLV7041 features an open-drain output stage enabling the | e pulled<br>output |
|          | logic levels to be pulled up to an external source up to 6.5V'                                                                                                                                            | 18                 |





|         | Instruments |
|---------|-------------|
| www.ti. | com         |

| • | Changed Figure 7-3                       | 22 |
|---|------------------------------------------|----|
|   | Added note to the Layout Example section |    |
|   | Added Documentation Support section      |    |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

20-Aug-2024

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TLV7031DBVR      | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU   SN<br>  NIPDAUAG     | Level-1-260C-UNLIM  | -40 to 125   | 1IE2                    | Samples |
| TLV7031DCKR      | ACTIVE | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -40 to 125   | 19P                     | Samples |
| TLV7031DCKT      | ACTIVE | SC70         | DCK                | 5    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -40 to 125   | 19P                     | Samples |
| TLV7031DPWR      | ACTIVE | X2SON        | DPW                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 7K                      | Samples |
| TLV7032DDFR      | ACTIVE | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 22KF                    | Samples |
| TLV7032DGKR      | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU   SN<br>  NIPDAUAG     | Level-1-260C-UNLIM  | -40 to 125   | 7032                    | Samples |
| TLV7032DSGR      | ACTIVE | WSON         | DSG                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 1ZXH                    | Samples |
| TLV7034PWR       | ACTIVE | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | TLV7034                 | Samples |
| TLV7034RTER      | ACTIVE | WQFN         | RTE                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | TL7034                  | Samples |
| TLV7041DBVR      | ACTIVE | SOT-23       | DBV                | 5    | 3000           | RoHS & Green | NIPDAU   SN<br>  NIPDAUAG     | Level-1-260C-UNLIM  | -40 to 125   | 1IF2                    | Samples |
| TLV7041DCKR      | ACTIVE | SC70         | DCK                | 5    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -40 to 125   | 19Q                     | Samples |
| TLV7041DCKT      | ACTIVE | SC70         | DCK                | 5    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -40 to 125   | 19Q                     | Samples |
| TLV7041DPWR      | ACTIVE | X2SON        | DPW                | 5    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 7L                      | Samples |
| TLV7042DDFR      | ACTIVE | SOT-23-THIN  | DDF                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 22LF                    | Samples |
| TLV7042DGKR      | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAU   SN<br>  NIPDAUAG     | Level-1-260C-UNLIM  | -40 to 125   | 7042                    | Samples |
| TLV7042DSGR      | ACTIVE | WSON         | DSG                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | 1ZZH                    | Samples |
| TLV7044PWR       | ACTIVE | TSSOP        | PW                 | 14   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | TLV7044                 | Samples |
| TLV7044RTER      | ACTIVE | WQFN         | RTE                | 16   | 5000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | TL7044                  | Samples |

 $<sup>^{(1)}</sup>$  The marketing status values are defined as follows:

## PACKAGE OPTION ADDENDUM

www.ti.com 20-Aug-2024

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV7031, TLV7032, TLV7034, TLV7041, TLV7042, TLV7044:

Automotive: TLV7031-Q1, TLV7032-Q1, TLV7034-Q1, TLV7041-Q1, TLV7042-Q1, TLV7044-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 11-May-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV7031DBVR | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV7031DCKR | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV7031DCKT | SC70            | DCK                | 5    | 250  | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV7031DPWR | X2SON           | DPW                | 5    | 3000 | 178.0                    | 8.4                      | 0.91       | 0.91       | 0.5        | 2.0        | 8.0       | Q2               |
| TLV7032DDFR | SOT-23-<br>THIN | DDF                | 8    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV7032DGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV7032DSGR | WSON            | DSG                | 8    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TLV7034PWR  | TSSOP           | PW                 | 14   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV7034RTER | WQFN            | RTE                | 16   | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TLV7041DBVR | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV7041DCKR | SC70            | DCK                | 5    | 3000 | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV7041DCKT | SC70            | DCK                | 5    | 250  | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV7041DPWR | X2SON           | DPW                | 5    | 3000 | 178.0                    | 8.4                      | 0.91       | 0.91       | 0.5        | 2.0        | 8.0       | Q2               |
| TLV7042DDFR | SOT-23-<br>THIN | DDF                | 8    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV7042DGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-May-2024

|   | Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| I | TLV7042DSGR | WSON            | DSG                | 8  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| ĺ | TLV7044PWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| ĺ | TLV7044RTER | WQFN            | RTE                | 16 | 5000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 11-May-2024



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV7031DBVR | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7031DCKR | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7031DCKT | SC70         | DCK             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| TLV7031DPWR | X2SON        | DPW             | 5    | 3000 | 205.0       | 200.0      | 33.0        |
| TLV7032DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7032DGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TLV7032DSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7034PWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TLV7034RTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TLV7041DBVR | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7041DCKR | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7041DCKT | SC70         | DCK             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| TLV7041DPWR | X2SON        | DPW             | 5    | 3000 | 205.0       | 200.0      | 33.0        |
| TLV7042DDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7042DGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TLV7042DSGR | WSON         | DSG             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV7044PWR  | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| TLV7044RTER | WQFN         | RTE             | 16   | 5000 | 367.0       | 367.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4211218-3/D







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The size and shape of this feature may vary.





NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271).





NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





PLASTIC SMALL OUTLINE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.
- 5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side





NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE PACKAGE



PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated