# Technical Article How to Design a Simple Two-phase Current-sharing Synchronous Buck Regulator Using a Voltage-mode Controller



### David Baba

I'm often asked, "Can you tie the outputs of two voltage-mode buck controllers together, and will the currents in each phase share evenly?" Many experienced designers know that it's often easier to implement current sharing with a peak current-mode controller by simply tying the compensation pins together. You can achieve reasonable accuracy this way because the compensation voltage on a current-mode controller is proportional to the peak inductor current, which is related to the output current. Tying the compensation pins together ensures even distribution of the currents between the phases.

Things are not so easy and straightforward when using two voltage-mode controllers, however. So in this blog post, I'll discuss a method of getting two voltage-mode controllers to share evenly.

#### Voltage-mode Control vs. Current-mode Control

The advantages and disadvantages of voltage-mode control (VMC) vs. current mode control (CMC) are popular discussion topics. VMC has a couple of advantages over CMC because with CMC, high di/dt cycle-by-cycle current information is injected into the feedback loop to generate a ramp voltage presented to the pulse-width modulation (PWM) comparator; this signal is compared to the error voltage. VMC generates its ramp internally and, as a result, is less prone to noise and duty-cycle jitter.

The need to feed the cycle-by-cycle current into the feedback loop to generate a ramp requires filtering of the current information, a process known as leading-edge blanking. Leading-edge blanking affects the minimum controllable on-time and is specified in data sheets as Ton min. The Ton min (max) is a specification often scrutinized in high step-down ratio designs because it is the minimum controllable on-time that the converter power stage must exceed. VMC typically enables very small duty-cycle control without the impact of relatively large leading-edge blanking times.

#### **Current Imbalances**

So, addressing the original question, "Can you tie the outputs of two voltage-mode buck controllers together?," one of the two phases will likely hit a current limit as the output of one phase sources current into the other given the different voltage setpoints of each phase. Even if the output setpoints were not dissimilar, the phases would be unlikely to share evenly, and the imbalance would cause one of the two phases to deliver more current than the other and one phase to get hotter than the other. In order to get the phases to share evenly, you must first measure the current.

### **DCR Current Sensing**

Direct current resistance (DCR) sensing is a method of measuring the current in each phase that does not add additional losses or costs. Using a resistor capacitor (RC) across the inductor, as shown in Figure 1, the Cs voltage sensed across C1 is proportional to the voltage sensed across the LDCR of the inductor winding. The sensed voltage is also proportional to the output current.





Figure 1. DCR Current Sensing

### **Current Sharing**

Figure 2 shows the current-sharing circuit of a two-phase VMC synchronous buck controller. The difference amplifier ensures that the voltages at VCsmstr and VCsslv are equal. For example, should the current in the master phase be greater than the slave phase, the voltage at the negative input of the amplifier will cause the output of the amplifier (Vinj) to fall. A falling voltage at the injection resistor (Rinj) will result in an increase of the slave phase voltage. Increased current in the slave phase will decrease the current in the master phase. I recommend selecting Rin and Rfb such that if both phases are well-matched and even, the voltage presented at the output of the amplifier (Vinj) is equal to the reference voltage of the controller and no current sources or sinks at the feedback node.

The current-sharing circuit does not account for mismatching the LDCRs of the two phases. If there is a mismatch in initial LDCR accuracy, there will be a mismatch in current between the phases. This mismatch will self-balance to some degree, however. The current in the lower LDCR phase will be higher, and as a result of higher temperatures, the LDCR of the offending phase will increase and adjust the sharing in the right direction. Should you require superior matching, you can use current-sense resistors instead of DCR sensing.



Figure 2. Current Sharing withDCR Current Sensing



### **Current-sense Amplifier Example**

Looking again at Figure 2, consider a dual-channel 12V output where the output currents between the two phases are balanced at 10A each and LDCR is  $12m\Omega$ .

Assume that the voltages across C1 and C2 are equal to the current multiplied by the LDCR of each channel, respectively. See Equation 1:

$$V(Cs_{slv}) \approx LDCR \times Iout + Vout$$
 (1)

$$V(Cs_{slv}) = 12.12V$$

Equation 2 expresses the voltage at the positive input to the amplifier as:

$$V_p = V(Cs_{slv}) \times \frac{R4}{R3+R4}$$
(2)

 $V_p = 11.11V$ 

Equation 3 assumes an ideal op amp where the voltage on its inputs are equal:

$$Vn = Vp$$
 (3)

Equation 4 expresses the current flowing through Rfb as:

$$I_{Rfb} = \frac{V(Cs_{mstr}) - V_n}{Rin} \tag{4}$$

where underbalanced loads  $V(Cs_{slv}) = V(C_{mstr})$  and  $I_{Rfb} = 20.2\mu$ A.

In order to have no current presented to the feedback node under balanced conditions, the output of the amplifier must be 0.8V, which happens to be the reference voltage of the TI LM5145 buck controller. So Equations 5 and 6 are:

$$Vdrop = Vn - Vinj$$
 (5)  
$$Vdrop = 10.31V$$
$$Rfb = \frac{Vdrop}{I_{Rfb}}$$
 (6)  
$$Rfb = 510.4k\Omega$$

Should there be an imbalance between the phases, the output voltage will adjust above or below the 0.8V feedback voltage. If Vout is less than the feedback voltage – say 0.7V (due to a greater amount of current flowing in the master than the slave) – the amplifier will sink current from the feedback node and the output voltage of the slave will adjust above the setpoint of the feedback resistors according to Equation 7:

$$Vout_{adj} = \left(\frac{Vfb - Vinj}{R_{inj}}\right) \times Rfb1 \tag{7}$$
  
$$Vout_{adj} = 0.2V$$

The output voltage of the slave will increase from 12V to 12.2V, rebalancing the currents in each phase.



The current-sense amplifier requires high-frequency attenuation; a capacitor is placed in parallel with the feedback resistor, Rfb.

Figure 3 shows the actual design of the current-sense amplifier using the nearest preferred values.



Figure 3. Current-sense Amplifier Design

### Putting It All Together – the LM5145 Controller in an Interleaved Buck Application

Figure 4 and Figure 5 show two LM5145 voltage-mode synchronous buck controllers configured in an interleaved application with current balancing. As I discussed, a difference amplifier that senses the voltage drop across LDCR achieves current balancing. Some of the features of the LM5145 enable easy implementation of a two-phase interleaved buck. The LM5145 implements diode emulation at startup and ensures that currents in one phase do not sink into the other. In the event of any current imbalance between phases, the current-sense amplifier will adjust the slave voltage above or below its setpoint to ensure evenly loaded phases.

Another benefit of the LM5145 is the soft start and tracking input pin. Soft start slows the startup time and minimizes current mismatch during startup. In addition to soft start, you can use the tracking feature as an option to precisely sequence the startup and settling times between the two phases. Another beneficial feature of the LM5145 is the sync in and sync out feature. Sync in ensures that the two phases are synchronized. Sync out ensures a 180-degree phase shift of the clocks, resulting in a root-mean-square (RMS) ripple-current cancellation of the input currents to the buck stages and significantly reducing the required RMS ripple-current rating of the input capacitors.









Figure 5. LM5145 and Current-sense Amplifier Slave Phase

## Results

Figure 6 shows measured results of the example discussed above.





Figure 6. Curve Showing Peak Efficiency of Almost 97% at 24Vin, 12Vout at 11A

Figure 7 shows the measured current sharing accuracy between two phases.





Figure 8 shows the switch node and inductor current of each phase in steady state conditions.





Figure 8. Steady State Performance: 48V in Vswitch and Inductor Current at 20A Load (Channel 1 = Vswitch Master, Channel 2 = Vswitch Slave, Channel 3 = Inductor Current Master, Channel 4 = Inductor Current Slave)

Figure 9 shows the dynamic performance during a load step showing how the inductor current shares between the phases during this transient condition.



Figure 9. Dynamic Performance: 48Vin Transient Response from 5A to 15A (1A/µs) (Channel 2 = Vout, Channel 3 = Inductor Current Master, Channel 4 = Inductor Current Slave), Vout Perturbation = 100mV



### Conclusion

This blog describes how to design with the LM5145 synchronous buck controller in a dual-phase application where higher currents and higher efficiencies are required. The use of voltage-mode controllers with specific features such as pre-bias start up (diode emulation) and SYNC IN/OUT features make for a relatively simple implementation. VMC has the advantage over CMC with jitter free, high-current performance and the ability to convert voltages with higher step-down ratios. This implementation featuring the LM5145 does not add extra complexity, cost, or power loss compared to solutions using current-mode control. For further information on the power stage of the buck converter, please see the application information in the LM5145 datasheet.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated