ホーム パワー・マネージメント リニア・レギュレータと低ドロップアウト (LDO) レギュレータ

パワー・グッドとイネーブル搭載、500mA、10V、低ドロップアウト電圧レギュレータ

この製品には新バージョンがあります。

open-in-new 代替品と比較
比較対象デバイスにアップグレード機能を搭載した、ドロップ・イン代替製品
TPS745-Q1 アクティブ 車載対応、パワー グッド搭載、500mA、低静止電流 (IQ)、高 PSRR、低ドロップアウト (LDO) 電圧レギュレータ Automotive version
比較対象デバイスと同等の機能で、ピン配置が異なる製品
TPS7A26 アクティブ パワー・グッド搭載、500mA、18V、超低静止電流 (IQ)、高精度、調整可能な低ドロップアウト電圧レギュレータ Alternative product with higher accuracy and ultra-low Iq in a 2-mm x 2-mm WSON package

製品詳細

Output options Adjustable Output, Fixed Output Iout (max) (A) 0.5 Vin (max) (V) 10 Vin (min) (V) 2.47 Vout (max) (V) 9.75 Vout (min) (V) 1.2 Fixed output options (V) 2.5, 3, 3.3, 4.8, 5 Noise (µVrms) 74 Iq (typ) (mA) 0.34 Thermal resistance θJA (°C/W) 106 Rating Catalog Load capacitance (min) (µF) 10 Regulated outputs (#) 1 Features Enable, Power good Accuracy (%) 2 PSRR at 100 KHz (dB) 8 Dropout voltage (Vdo) (typ) (mV) 270 Operating temperature range (°C) -40 to 125
Output options Adjustable Output, Fixed Output Iout (max) (A) 0.5 Vin (max) (V) 10 Vin (min) (V) 2.47 Vout (max) (V) 9.75 Vout (min) (V) 1.2 Fixed output options (V) 2.5, 3, 3.3, 4.8, 5 Noise (µVrms) 74 Iq (typ) (mA) 0.34 Thermal resistance θJA (°C/W) 106 Rating Catalog Load capacitance (min) (µF) 10 Regulated outputs (#) 1 Features Enable, Power good Accuracy (%) 2 PSRR at 100 KHz (dB) 8 Dropout voltage (Vdo) (typ) (mV) 270 Operating temperature range (°C) -40 to 125
PDIP (P) 8 92.5083 mm² 9.81 x 9.43 SOIC (D) 8 29.4 mm² 4.9 x 6 TSSOP (PW) 20 41.6 mm² 6.5 x 6.4
  • Available in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V Fixed-Output and Adjustable Versions
  • Integrated Precision Supply-Voltage Supervisor Monitoring Regulator Output Voltage
  • Active-Low Reset Signal with 200-ms Pulse Width
  • Very Low Dropout Voltage...Maximum of 35 mV at IO = 100 mA (TPS7350)
  • Low Quiescent Current - Independent of Load...340 uA Typ
  • Extremely Low Sleep-State Current, 0.5 uA Max
  • 2% Tolerance Over Full Range of Load, Line, and Temperature for Fixed-Output Versions§
  • Output Current Range of 0 mA to 500 mA
  • TSSOP Package Option Offers Reduced Component Height For Critical Applications

§ The TPS7325 has a tolerance of ±3% over the full temperature range.
The TPS71xx and the TPS72xx are 500-mA and 250-mA output regulators respectively, offering performance similar to that of the TPS73xx but without the delayed-reset function. The TPS72xx devices are further differentiated by availability in 8-pin thin-shrink small-outline packages (TSSOP) for applications requiring minimum package size.

  • Available in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V Fixed-Output and Adjustable Versions
  • Integrated Precision Supply-Voltage Supervisor Monitoring Regulator Output Voltage
  • Active-Low Reset Signal with 200-ms Pulse Width
  • Very Low Dropout Voltage...Maximum of 35 mV at IO = 100 mA (TPS7350)
  • Low Quiescent Current - Independent of Load...340 uA Typ
  • Extremely Low Sleep-State Current, 0.5 uA Max
  • 2% Tolerance Over Full Range of Load, Line, and Temperature for Fixed-Output Versions§
  • Output Current Range of 0 mA to 500 mA
  • TSSOP Package Option Offers Reduced Component Height For Critical Applications

§ The TPS7325 has a tolerance of ±3% over the full temperature range.
The TPS71xx and the TPS72xx are 500-mA and 250-mA output regulators respectively, offering performance similar to that of the TPS73xx but without the delayed-reset function. The TPS72xx devices are further differentiated by availability in 8-pin thin-shrink small-outline packages (TSSOP) for applications requiring minimum package size.

The TPS73xx devices are members of a family of micropower low-dropout (LDO) voltage regulators. They are differentiated from the TPS71xx and TPS72xx LDOs by their integrated delayed microprocessor-reset function. If the precision delayed reset is not required, the TPS71xx and TPS72xx should be considered.

The RESET\ output of the TPS73xx initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS73xx monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage.

If that occurs, the RESET\ output (open-drain NMOS) turns on, taking the RESET\ signal low. RESET\ stays low for the duration of the undervoltage condition. Once the undervoltage condition ceases, a 200-ms (typ) time-out begins. At the completion of the 200-ms delay, RESET\ goes high.

An order of magnitude reduction in dropout voltage and quiescent current over conventional LDO performance is achieved by replacing the typical pnp pass transistor with a PMOS device.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (maximum of 35mV at an output current of 100 mA for the TPS7350) and is directly proportional to the output current (see Figure1). Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is low and remains constant, independent of output loading (typically 340 uA over the full range of output current, 0 mA to 500mA). These two key specifications yield a significant improvement in operating life for battery-powered systems.

The LDO family also features a sleep mode; applying a logic high signal to EN\ (enable\) shuts down the regulator, reducing the quiescent current to 0.5 uA maximum at TJ = 25°C.

The TPS73xx is offered in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.2 V to 9.75 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges (3% for the 2.5 V and the adjustable version). The TPS73xx family is available in PDIP (8 pin), SO (8 pin) and TSSOP (20 pin) packages. The TSSOP has a maximum height of 1.2mm.

The TPS73xx devices are members of a family of micropower low-dropout (LDO) voltage regulators. They are differentiated from the TPS71xx and TPS72xx LDOs by their integrated delayed microprocessor-reset function. If the precision delayed reset is not required, the TPS71xx and TPS72xx should be considered.

The RESET\ output of the TPS73xx initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS73xx monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage.

If that occurs, the RESET\ output (open-drain NMOS) turns on, taking the RESET\ signal low. RESET\ stays low for the duration of the undervoltage condition. Once the undervoltage condition ceases, a 200-ms (typ) time-out begins. At the completion of the 200-ms delay, RESET\ goes high.

An order of magnitude reduction in dropout voltage and quiescent current over conventional LDO performance is achieved by replacing the typical pnp pass transistor with a PMOS device.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (maximum of 35mV at an output current of 100 mA for the TPS7350) and is directly proportional to the output current (see Figure1). Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is low and remains constant, independent of output loading (typically 340 uA over the full range of output current, 0 mA to 500mA). These two key specifications yield a significant improvement in operating life for battery-powered systems.

The LDO family also features a sleep mode; applying a logic high signal to EN\ (enable\) shuts down the regulator, reducing the quiescent current to 0.5 uA maximum at TJ = 25°C.

The TPS73xx is offered in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.2 V to 9.75 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges (3% for the 2.5 V and the adjustable version). The TPS73xx family is available in PDIP (8 pin), SO (8 pin) and TSSOP (20 pin) packages. The TSSOP has a maximum height of 1.2mm.

ダウンロード 字幕付きのビデオを表示 ビデオ

技術資料

star =TI が選定したこの製品の主要ドキュメント
結果が見つかりませんでした。検索条件をクリアしてから、再度検索を試してください。
5 をすべて表示
種類 タイトル 最新の英語版をダウンロード 日付
* データシート Low-Dropout Voltage Regulators With Integrated Delayed Reset Function データシート (Rev. F) 1999年 3月 8日
アプリケーション・ノート LDO Noise Demystified (Rev. B) PDF | HTML 2020年 8月 18日
アプリケーション・ノート Fundamental Theory of PMOS LDO Voltage Regulators (Rev. A) 2018年 8月 17日
アプリケーション・ノート LDO PSRR Measurement Simplified (Rev. A) PDF | HTML 2017年 8月 9日
アプリケーション・ノート Technical Review of Low Dropout Voltage Regulator Operation And Performance 1999年 8月 30日

設計と開発

その他のアイテムや必要なリソースを参照するには、以下のタイトルをクリックして詳細ページをご覧ください。

計算ツール

TPS7X01CALC TPS7x01 LDO Design Calculator

This spreadsheet calculates the operating parameters for the Texas Instruments TPS7x01 family of adjustable low dropout regulators.

The closest 1% resistor values are calculated, as well as, the maximum power dissipation, worst-case output voltages, Power-Good trip voltages, and maximum (...)

サポート対象の製品とハードウェア

サポート対象の製品とハードウェア

製品
リニア・レギュレータと低ドロップアウト (LDO) レギュレータ
TPS71 イネーブルとリセットとディレイ機能搭載、500mA、10V、低ドロップアウト電圧レギュレータ TPS72 パワー・グッドとイネーブル搭載、250mA、10V、低ドロップアウト電圧レギュレータ TPS73 パワー・グッドとイネーブル搭載、500mA、10V、低ドロップアウト電圧レギュレータ TPS730 イネーブル搭載、200mA、低ドロップアウト電圧レギュレータ
パッケージ ピン数 ダウンロード
PDIP (P) 8 オプションの表示
SOIC (D) 8 オプションの表示
TSSOP (PW) 20 オプションの表示

購入と品質

記載されている情報:
  • RoHS
  • REACH
  • デバイスのマーキング
  • リード端子の仕上げ / ボールの原材料
  • MSL 定格 / ピーク リフロー
  • MTBF/FIT 推定値
  • 材質成分
  • 認定試験結果
  • 継続的な信頼性モニタ試験結果
記載されている情報:
  • ファブの拠点
  • 組み立てを実施した拠点

推奨製品には、この TI 製品に関連するパラメータ、評価基板、またはリファレンス デザインが存在する可能性があります。

サポートとトレーニング

TI E2E™ フォーラムでは、TI のエンジニアからの技術サポートを提供

コンテンツは、TI 投稿者やコミュニティ投稿者によって「現状のまま」提供されるもので、TI による仕様の追加を意図するものではありません。使用条件をご確認ください。

TI 製品の品質、パッケージ、ご注文に関するお問い合わせは、TI サポートをご覧ください。​​​​​​​​​​​​​​

ビデオ